An efficient metric normalization architecture for high-speed low-power Viterbi Decoder

被引:0
|
作者
Lai, Kelvin Yi-Tse [1 ]
机构
[1] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu 64002, Yunlin, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new efficient metric normalization architecture called High Bit Clear is proposed for a high throughput and low power Viterbi Decoder (VD). The proposed High Bit Clear normalization circuit not only normalizes all of the survivor path metrics, but also operates as close as the Add-Compare-Select (ACS) iteration bound possibly with a small area overhead. After we verified the function and made the platform by FPGA, we also used United Mcroelectronics Corporation (UMC) 0.18 mu m 1.8V 1P6M Standard Cell Library to implement it. With implementation by using UMC 0.18 mu m 1.8-V Standard Cell Library, the proposed VD can improve the data rate up to 834Mbps for decoding a (3,1,2) convolutional code. To compare with the traditional VD without normalization, the proposed VD is improved by 60% in decoding speed and reduced by 50% in power consumption. Furthermore, the chip area of the new VD is reduced by 55% as compared to the traditional one. The operational speed of the proposed VD is up to 278MHz Under 278MHz operation, the proposed VD consumes 2.48mW in power and the chip area utilized is about 110 mu m*110 mu m.
引用
收藏
页码:1500 / 1503
页数:4
相关论文
共 50 条
  • [31] Design of a high-throughput low-power IS95 Viterbi decoder
    Liu, X
    Papaefthymiou, MC
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 263 - 268
  • [32] A High-speed, Low-power 3D-SRAM Architecture
    Nho, H. Henry
    Horowitz, Mark
    Wong, S. Simon
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 201 - 204
  • [33] VLSI design and implementation of a high-speed Viterbi decoder
    Li, Qing
    Deng, Yunsong
    Zeng, Xiaoyang
    Gu, Yehua
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2007, 44 (12): : 2143 - 2148
  • [34] Real-Time Area Efficient and High Speed Architecture Design of Viterbi Decoder
    Middya, Amitava
    Dhar, Anindya S.
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 246 - 250
  • [35] Design of High-speed Low-power Polar BP Decoder Using Emerging Technologies
    Ren, Ao
    Yuan, Bo
    Wang, Yanzhi
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 312 - 316
  • [36] Designing of precomputational-based low-power Viterbi decoder
    Yang, JL
    Alfred
    Wong, KK
    PROCEEDINGS OF THE IEEE 6TH CIRCUITS AND SYSTEMS SYMPOSIUM ON EMERGING TECHNOLOGIES: FRONTIERS OF MOBILE AND WIRELESS COMMUNICATION, VOLS 1 AND 2, 2004, : 603 - 606
  • [37] A Low-Power CSCD Asynchronous Viterbi Decoder for Wireless Applications
    Kawokgy, Mohamed
    Salama, C. Andre T.
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 363 - 366
  • [38] On the implementation of a low-power IEEE 802.11 a compliant Viterbi decoder
    Maharatna, K
    Troya, A
    Krstic, M
    Grass, E
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 613 - 618
  • [39] Robust LSI architecture and its high speed viterbi decoder
    Hatakawa, Y
    Miyanaga, Y
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 577 - 580
  • [40] Error-Resilient Low-Power Viterbi Decoder Architectures
    Abdallah, Rami A.
    Shanbhag, Naresh R.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2009, 57 (12) : 4906 - 4917