Performance and power analysis of asynchronous pipeline design methods

被引:0
|
作者
Gholipour, M [1 ]
Shojaee, K
Khademzadeh, A
Afzali-Kusha, A
Nourani, M
机构
[1] Univ Tehran, Dept Elect & Comp Engn, Tehran, Iran
[2] Iran Telecom Res Ctr, Tehran, Iran
[3] Univ Texas, Dept Elect Engn, Richardson, TX 75083 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, ten asynchronous pipeline styles are studied and compared These include GasP, MOUSETRAP, IPCMOS, LP(SR)2/1, LPHC, STFB, LDA, LP2/1, RSPCFB and NCL. The first five designs are based on Bundled-Data (Bp) category while the last five are based on Data-Driven (DD) category Analytical expressions for the throughput and the latency of the asynchronous styles are presented. A 4-bit 4-stage FIFO circuit based on each style is designed mid simulated utilizing HSPICE with a 0.18 mu m CMOS technology. The simulation results are then used to compare the FIFOs in terms of throughput, latency, power dissipation and transistor count.
引用
收藏
页码:409 / 412
页数:4
相关论文
共 50 条