Performance and power analysis of asynchronous pipeline design methods

被引:0
|
作者
Gholipour, M [1 ]
Shojaee, K
Khademzadeh, A
Afzali-Kusha, A
Nourani, M
机构
[1] Univ Tehran, Dept Elect & Comp Engn, Tehran, Iran
[2] Iran Telecom Res Ctr, Tehran, Iran
[3] Univ Texas, Dept Elect Engn, Richardson, TX 75083 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, ten asynchronous pipeline styles are studied and compared These include GasP, MOUSETRAP, IPCMOS, LP(SR)2/1, LPHC, STFB, LDA, LP2/1, RSPCFB and NCL. The first five designs are based on Bundled-Data (Bp) category while the last five are based on Data-Driven (DD) category Analytical expressions for the throughput and the latency of the asynchronous styles are presented. A 4-bit 4-stage FIFO circuit based on each style is designed mid simulated utilizing HSPICE with a 0.18 mu m CMOS technology. The simulation results are then used to compare the FIFOs in terms of throughput, latency, power dissipation and transistor count.
引用
收藏
页码:409 / 412
页数:4
相关论文
共 50 条
  • [1] An efficient model for performance analysis of asynchronous pipeline design methods
    Gholipour, M
    Shojaee, K
    Afzali-Kusha, A
    Khademzadeh, A
    Nourani, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5234 - 5237
  • [2] Comparative study of asynchronous pipeline design methods
    Shojaee, K.
    Gholipour, M.
    Afzali-Kusha, A.
    Nourani, M.
    IEICE ELECTRONICS EXPRESS, 2006, 3 (08): : 163 - 171
  • [3] A New Asynchronous Pipeline Template for Power and Performance Optimization
    Ho, Kuan-Hsien
    Chang, Yao-Wen
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [4] Design of High-Performance Asynchronous Pipeline Using Synchronizing Logic Gates
    Xia, Zhengfan
    Ishihara, Shota
    Hariyama, Masanori
    Kameyama, Michitaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (08): : 1434 - 1443
  • [5] QDI latches characteristics and asynchronous linear-pipeline performance analysis
    Yahya, Eslam
    Renaudin, Marc
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 583 - 592
  • [6] High-performance asynchronous pipeline circuits
    Yun, KY
    Beerel, PA
    Arceo, J
    SECOND INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 1996, : 17 - 28
  • [7] Design and Performance Analysis of a Parallel Pipeline Robot
    Shen, Zhonghua
    Xie, Menglin
    Song, Zhendong
    Bao, Danyang
    ELECTRONICS, 2024, 13 (23):
  • [8] Performance and power analysis on asynchronous reading of binary arrays
    Dupret, Antoine
    Vasiliu, Marius
    Devos, Francis
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5724 - +
  • [9] Performance modeling and analysis of asynchronous linear-pipeline with time variable delays
    Yahya, Eslam
    Renaudin, Marc
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1288 - 1291
  • [10] Design of Ultra Low Power Asynchronous Domino Logic Pipeline Using Critical Data Path
    Nirmala, K.
    Babu, P. Prasanth
    Prasanth, K.
    Kumar, D. Maruthi
    EMERGING TRENDS IN ELECTRICAL, COMMUNICATIONS AND INFORMATION TECHNOLOGIES, 2017, 394 : 237 - 247