A self-calibrated delay-locked loop with low static phase error

被引:4
|
作者
Kao, Shao-Ku [1 ]
Cheng, Hsiang-Chi
Lin, Jian-Da
机构
[1] Chang Gung Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
delay-locked loop; current mismatch; static phase error; digital calibration; setup time; DFF; CHARGE; REDUCTION;
D O I
10.1002/cta.2114
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In conventional delay-locked loop circuits, the charge and discharge of the charge pump result in mismatched current reflecting the size of the static phase error. The static phase error between feedback clock and reference clock is likely to be within tens or hundreds of picoseconds (ps). We thus propose an approach using digital calibration methods to reduce the charge pump current mismatch by means of the setup time of the D-type flip flop. The setup time of D-type flip flop is determined and duplicated to detect the phase error between the reference clock and feedback clock. It results in a very small static phase error between the reference clock and feedback clock. This paper used a 0.18 mu m CMOS process design, with a reference frequency of 700 similar to 900MHz. The active area is 0.031mm(2), and the phase error after correction is less than 5ps. Copyright (c) 2015 John Wiley & Sons, Ltd.
引用
收藏
页码:929 / 944
页数:16
相关论文
共 50 条
  • [31] A low power 100MHz all digital delay-locked loop
    Kim, BS
    Kim, LS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
  • [32] An infinite phase shift delay-locked loop with voltage-controlled sawtooth delay line
    Chen, Chao-Chyun
    Liu, Shen-Iuan
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 448 - 451
  • [33] A Phase-Locked Loop With Self-Calibrated Charge Pumps in 3-μm LTPS-TFT Technology
    Lin, Wei-Ming
    Liu, Shen-Iuan
    Kuo, Chun-Hung
    Li, Chun-Huai
    Hsieh, Yao-Jen
    Liu, Chun-Ting
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (02) : 142 - 146
  • [34] A Clock Generator Based on Multiplying Delay-Locked Loop
    Hwang, Chorng-Sii
    Chu, Ting-Li
    Chen, Wen-Cheng
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 98 - 102
  • [35] Multimode clock generation using delay-locked loop
    Susplugas, O
    Philippe, P
    ELECTRONICS LETTERS, 2003, 39 (04) : 347 - 349
  • [36] An Infinite Phase Shift Delay-Locked Loop With Voltage-Controlled Sawtooth Delay Line
    Chen, Chao-Chyun
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2413 - 2421
  • [37] A reduced reference spur multiplying delay-locked loop
    Wang, Xin Jie
    Kwasniewski, Tadeusz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (08) : 1620 - 1627
  • [38] A 4-GHz Sub-Harmonically Injection-Locked Phase-Locked Loop With Self-Calibrated Injection Timing and Pulsewidth
    Jin, Xuefan
    Park, Woosung
    Kang, Dong-Seok
    Ko, Youngjun
    Kwon, Kee-Won
    Chun, Jung-Hoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (10) : 2724 - 2733
  • [39] Low-power and wide-band delay-locked loop with switching delay line
    Rezaeian, Adel
    Ardeshir, Gholamreza
    Gholami, Mohammad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2189 - 2201
  • [40] MULTIFREQUENCY ZERO-JITTER DELAY-LOCKED LOOP
    EFENDOVICH, A
    AFEK, Y
    SELLA, C
    BIKOWSKY, Z
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (01) : 67 - 70