A new high speed and low power decoder/encoder for Radix-4 Booth multiplier

被引:4
|
作者
Ghasemi, Mir Majid [1 ]
Fathi, Amir [1 ]
Mousazadeh, Morteza [1 ]
Khoei, Abdollah [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh 57159, Iran
关键词
Booth algorithm; delay; digital multiplier; encoder; decoder;
D O I
10.1002/cta.2985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The proposed booth decoder/encoder unit is an ultrahigh-speed unit among the reported ones which was designed by modifying and creating a new format truth table with 0.18 mu m CMOS technology. According to the modified truth table, four cases are defined, and a proper circuit for each case is designed. The proposed structure is discussed considering the possible problems such as the swing and discharge problems. The gate-level delay of the proposed structure and other related works have been calculated and are compared. The propagation delay of the proposed structure has been calculated and simulated to validate the data. To justify the comparisons, other related works have been simulated again with the same condition. The propagation delay of the proposed structure is 226 ps, which is minimum compared to previous related works. The proposed structure reduces the delay by 30-200% comparing related works and also improves the delay of the multiplier 4-21%. The power consumption and the area of the structure are 477 mu w and 20 x 18 mu m(2), respectively. In this paper, Hspice software for simulating, MATLAB for numerical calculations, and Cadence for designing the layout of the proposed structure have been used.
引用
收藏
页码:2199 / 2213
页数:15
相关论文
共 50 条
  • [31] Approximate Radix-4 Booth Multiplication Circuit
    Kim, Kibeom
    Hwang, Seokha
    Lee, Youngjoo
    Lee, Sunggu
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 435 - 445
  • [32] A Two-Speed, Radix-4, Serial-Parallel Multiplier
    Moss, Duncan J. M.
    Boland, David
    Leong, Philip H. W.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 769 - 777
  • [33] A Radix-4 Partial Product Generation-Based Approximate Multiplier for High-speed and Low-power Digital Signal Processing
    Sun, Xiaoting
    Guo, Yi
    Liu, Zhenhao
    Kimura, Shinji
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 777 - 780
  • [34] VHDL modeling of booth Radix-4 floating point multiplier for VLSI designer's library
    Faculty of Engineering, Multimedia University, Persiaran Multimedia, Cyberjaya, Malaysia
    WSEAS Trans. Syst., 2013, 12 (678-688):
  • [35] High Speed, Efficient Area, Low Power Novel Modified Booth Encoder Multiplier for Signed-Unsigned Number
    Rajput, Ravindra P.
    Swamy, M. N. Shanmukha
    ARTIFICIAL INTELLIGENCE PERSPECTIVES IN INTELLIGENT SYSTEMS, VOL 1, 2016, 464 : 321 - 333
  • [36] IMPLEMENTATION OF FAST MULTIPLIER USING MODIFIED RADIX-4 BOOTH ALGORITHM WITH REDUNDANT BINARY ADDER FOR LOW ENERGY APPLICATIONS
    Surendran, Laya E. K.
    Antony, Rony P.
    2014 First International Conference on Computational Systems and Communications (ICCSC), 2014, : 266 - 271
  • [37] Low latency, glitch-free booth encoder-decoder for high speed multipliers
    Fathi, Amir
    Azizian, Sarkis
    Fathi, Rahim
    Tamar, Habib Ghasemizadeh
    IEICE ELECTRONICS EXPRESS, 2012, 9 (16): : 1335 - 1341
  • [38] Low-power radix-4 divider
    Nannarelli, A
    Lang, T
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 205 - 208
  • [39] A Low Power High Performance Radix-4 Approximate Squaring Circuit
    Datla, Satyendra R.
    Thornton, Mitchell A.
    Matula, David W.
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 91 - 97
  • [40] Radix-4 multiplier with regular layout structure
    Park, B
    Shin, M
    Park, IC
    Kyung, CM
    ELECTRONICS LETTERS, 1998, 34 (15) : 1446 - 1447