Dynamic Gate-level Body Biasing for Subthreshold Digital Design

被引:10
|
作者
Lanuzza, Marco [1 ]
Taco, Ramiro [1 ]
Albano, Domenico [1 ]
机构
[1] Univ Calabria, Dept Informat Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
来源
2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS) | 2014年
关键词
VOLTAGE DESIGNS; LOGIC;
D O I
10.1109/LASCAS.2014.6820278
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic gate-level body biasing has been recently proposed as an alternative design methodology for subthreshold logic gates. According to this approach, a simple body biasing circuit, embedded in the logic gate, is exploited to change dynamically the threshold voltage of transistors on the basis of the gate status. This allows fast gate switching, while maintaining high energy efficiency. In this work, the proposed technique is exploited to design a low voltage mirror full-adder. When implemented in a 45 nm commercial technology, the designed circuit is 2 and 1.3 times faster than its standard CMOS and DTMOS counterparts. This is achieved while maintaining the lowest total energy per operation consumption and robustness against temperature and process variations.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] TOP-DOWN DESIGN PROCESS FOR GATE-LEVEL COMBINATIONAL LOGIC DESIGN
    SANDIGE, RS
    IEEE TRANSACTIONS ON EDUCATION, 1992, 35 (03) : 247 - 252
  • [22] A compact gate-level energy and delay model of dynamic CMOS gates
    Rosselló, JL
    de Benito, C
    Segura, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (10) : 685 - 689
  • [23] Gate-Level Simulation with GPU Computing
    Chatterjee, Debapriya
    Deorio, Andrew
    Bertacco, Valeria
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (03)
  • [24] GLA: Gate-Level Abstraction Revisited
    Mishchenko, Alan
    Een, Niklas
    Brayton, Robert
    Baumgartner, Jason
    Mony, Hari
    Nalla, Pradeep
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1399 - 1404
  • [25] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 295 - 301
  • [26] Gate-Level Redundancy: A New Design-for-Reliability Paradigm for Nanotechnologies
    Namazi, Ali
    Nourani, Mehrdad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 775 - 786
  • [27] Formal timing analysis of gate-level digital circuits using model checking
    Ain, Qurat-ul
    Hasan, Osman
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 109
  • [28] Redesign for Untrusted Gate-level Netlists
    Oya, Masaru
    Yanagisawa, Masao
    Togawa, Nozomu
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 219 - 220
  • [29] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    QUANTUM COMMUNICATION, MEASUREMENT AND COMPUTING, PROCEEDINGS, 2003, : 311 - 314
  • [30] DSD: A Dynamic State-Deflection Method for Gate-Level Netlist Obfuscation
    Dofe, Jaya
    Zhang, Yuejun
    Yu, Qiaoyan
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 565 - 570