Dual Active-Capacitive-Feedback Compensation for Low-Power Large-Capacitive-Load Three-Stage Amplifiers

被引:72
|
作者
Guo, Song [1 ]
Lee, Hoi [1 ]
机构
[1] Univ Texas Dallas, Dept Elect Engn, Richardson, TX 75080 USA
关键词
Amplifier; dual active-capacitive-feedback compensation; frequency compensation; large-capacitive-load amplifier; multi-stage amplifier; three-stage amplifier; NESTED-MILLER COMPENSATION; CONTROL FREQUENCY COMPENSATION; LOW-DROPOUT REGULATOR; MULTISTAGE AMPLIFIERS; OPERATIONAL-AMPLIFIER; DESIGN;
D O I
10.1109/JSSC.2010.2092994
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dual active-capacitive-feedback compensation (DACFC) scheme for low-power three-stage amplifiers with large capacitive loads is presented in this paper. Dual high-speed active-capacitive-feedback paths enable the non-dominant complex poles of the amplifier to be located at high frequencies for bandwidth extension under low-power condition. The proposed DACFC amplifier also consists of two left-half-plane (LHP) zeros that relax the stability criteria for further improving the gain-bandwidth product (GBW) and reducing the required compensation capacitance of the amplifier. Moreover, the transient response of the DACFC amplifier is enhanced via the use of the small compensation capacitance and the presence of push-pull second and output stages. Two three-stage amplifiers using the proposed DACFC and the well-known nested Miller compensation (NMC) have been implemented in a standard 0.35-mu m CMOS process. The proposed DACFC amplifier uses a total compensation capacitance of 2.2 pF and is robust in stability with a phase margin of >58 degrees under the variation of the load capacitance between 300 pF and 800 pF. When driving a 500-pF//25-k Omega load, the DACFC three-stage amplifier improves the GBW-to-power by 66 times, enhances the slew rate-to-power by 51 times, and reduces the chip area by 33 times, as compared to the conventional NMC counterpart.
引用
收藏
页码:452 / 464
页数:13
相关论文
共 50 条
  • [41] A 55-nm Three-Stage Operational Transconductance Amplifier With Single Cascode Miller Compensation for Large Capacitive Loads
    Zhou, Ranran
    Wang, Haozhe
    Wang, Peng
    Poechmueller, Peter
    Wang, Yong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1970 - 1979
  • [42] IMPROVED POWER-EFFICIENT RNMC TECHNIQUE WITH VOLTAGE BUFFER AND NULLING RESISTORS FOR LOW-POWER HIGH-LOAD THREE-STAGE AMPLIFIERS
    Marano, Davide
    Palumbo, Gaetano
    Pennisi, Salvatore
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (07) : 1321 - 1331
  • [43] A low-voltage low-power capacitive-feedback voltage controlled oscillator
    Rastegar, Habib
    Zare, Saeid
    Ryu, Jee-Youl
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 257 - 262
  • [44] A Dual Positive Feedback Three-Stage Low Noise Amplifier
    Jalalifar, Majid
    Byun, Gyung-Su
    2014 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (IEEE DCAS 2014), 2014,
  • [45] A 1.2-V 43.2-μW Three-Stage Amplifier with Cascode Miller-Compensation and Q-Reduction for Driving Large Capacitive Load
    Cheng, Qi
    Zhang, Hong
    Xue, Lizhong
    Guo, Jianping
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 458 - 461
  • [46] A Two-Stage Large-Capacitive-Load Amplifier With Multiple Cross-Coupled Small-Gain Stages
    Ho, Marco
    Guo, Jianping
    Mui, Tin Wai
    Mak, Kai Ho
    Goh, Wang Ling
    Poon, Hiu Ching
    Bu, Shi
    Lau, Ming Wai
    Leung, Ka Nang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (07) : 2580 - 2592
  • [47] A three-stage OTA with hybrid active miller enhanced compensation technique for large to heavy load applications
    Dong, Siwan
    Liu, Cong
    Xin, Xin
    Tong, Xingyuan
    MICROELECTRONICS JOURNAL, 2021, 115
  • [48] Two-Stage Large Capacitive Load Amplifier with Embedded Capacitor-Multiplier Compensation
    Yan, Zushu
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2481 - 2484
  • [49] A Low-Power Capacitive-Feedback CMOS Neural Recording Amplifier for Biomedical Applications
    Kim, Hyung Seok
    Cha, Hyouk-Kyu
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 279 - 280
  • [50] A compact three-stage low-voltage low-power BiCMOS operational amplifier with inverted nested Miller compensation
    Mayaleh, S
    Bayindir, NS
    MELECON '98 - 9TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, VOLS 1 AND 2, 1998, : 1265 - 1268