Effect of Traps on Transient Bit-line Current Behavior in Word-line Stacked NAND Flash Memory with Poly-Si Body

被引:0
|
作者
Kang, Ho-Jung [1 ]
Jeong, Min-Kyu [1 ]
Joe, Sung-Min [1 ]
Seo, Ji-Hyun [2 ]
Park, Sung-Kye [2 ]
Jin, Sung Hun [1 ]
Park, Byung-Gook [1 ]
Lee, Jong-Ho [1 ]
机构
[1] Seoul Natl Univ, Dept ECE & ISRC, Seoul 151742, South Korea
[2] SK Hynix Inc, R&D Div, Inchon 467701, Gyeongki, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We characterized the behavior of transient bit-line current (I-BL) during reading after giving a pre-bias (V-pre) to two different cells in 3-D stacked NAND flash memory having poly-Si body. Depending on the dominance of charge trapping in blocking dielectric or the interface between the tunneling oxide and the poly-Si body, opposite behavior was observed. To identify the cause, we systematically analyzed the capture and emission of charges in two trap sites by investigating transient I-BL behaviors during reading with various V(pre)s and fast & pulsed I-Vs. The carrier life time and trap density associated with grain size were extracted to substantiate different trap density with the vertical position of cells.
引用
收藏
页数:2
相关论文
共 27 条
  • [1] Extended Word-Line NAND Flash Memory
    Yun, Jang-Gn
    Park, Il Han
    Kim, Wandong
    Lee, Jong Duk
    Park, Byung-Gook
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (08) : 0812031 - 0812035
  • [2] Channel-Stacked NAND Flash Memory With Tied Bit-Line and Ground Select Transistor
    Kwon, Dae Woong
    Seo, Joo Yun
    Park, Se Hwan
    Kim, Wandong
    Kim, Do-Bin
    Lee, Sang-Ho
    Cho, Gyu Seong
    Park, Sung-Kye
    Park, Byung-Gook
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (11) : 1418 - 1421
  • [3] The Effect of Adjacent Bit-Line Cell Interference on Random Telegraph Noise in nand Flash Memory Cell Strings
    Joe, Sung-Min
    Jeong, Min-Kyu
    Jo, Bong-Su
    Han, Kyoung-Rok
    Park, Sung-Kye
    Lee, Jong-Ho
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (12) : 3568 - 3573
  • [4] Effects of Asymmetric String Structure on Word-Line Interference in the Vertical NAND Flash Memory Devices
    Lee, Jun Gyu
    Yoo, Keon-Ho
    Kim, Tae Whan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (06) : 4173 - 4175
  • [5] Effect of Adjacent Bit-Line Cell Interference on Low Frequency Noise in NAND Flash Memory Cell Strings
    Jo, Bong-Su
    Joe, Sung-Min
    Jeong, Min-Kyu
    Han, Kyung-Rok
    Park, Sung-Kye
    Lee, Jong-Ho
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (09) : 6405 - 6408
  • [6] Modeling of ΔIBL due to random telegraph noise with considering bit-line interference in NAND flash memory
    Joe, Sung-Min
    Bae, Jong-Ho
    Park, Chan Hyeong
    Lee, Jong-Ho
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2014, 29 (12)
  • [7] Pre-Emphasis Pulse Design for Reducing Bit-Line Access Time in NAND Flash Memory
    Kondo, Junnosuke
    Tanzawa, Toru
    ELECTRONICS, 2022, 11 (13)
  • [8] Improvement of fluorine attack induced word-line leakage in 3D NAND flash memory
    Fang Yu-Xuan
    Xia Zhi-Liang
    Yang, Tao
    Zhou Wen-Xi
    Huo Zong-Liang
    ACTA PHYSICA SINICA, 2024, 73 (06)
  • [9] Characterization of Traps in 3-D stacked NAND Flash Memory Devices with Tube-Type Poly-Si Channel Structure
    Jeong, Min-Kyu
    Joe, Sung-Min
    Jo, Bong-Su
    Kang, Ho-Jung
    Bae, Jong-Ho
    Han, Kyoung-Rok
    Choi, Eunseok
    Cho, Gyuseok
    Park, Sung-Kye
    Park, Byung-Gook
    Lee, Jong-Ho
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [10] Edge Word-Line Reliability Problem in 3-D NAND Flash Memory: Observations, Analysis, and Solutions
    Wei, Debao
    Feng, Hua
    Liu, Ming
    Song, Yu
    Piao, Zhelong
    Hu, Cong
    Qiao, Liyan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (06) : 861 - 873