A distributed FIFO scheme for on chip communication

被引:1
|
作者
Rydberg, RR [1 ]
Nyathi, J [1 ]
Delgado-Frias, JG [1 ]
机构
[1] Washington State Univ, Sch EECS, Pullman, WA 99164 USA
关键词
D O I
10.1109/ISCAS.2005.1464971
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interconnect delays are increasingly becoming the dominant source of performance degradation in the nano-meter regime, largely because of disturbances that result from parasitic effects. On chip communication now requires multiple clock cycles for signal propagation between communicating modules/components. Repeater insertion is widely used to improve global interconnect delays. We propose having distributed first in first out buffers to facilitate communication between components/modules of highly integrated systems, such as system on chip. This stateful scheme has very good tolerance for voltage and temperature variations. The buffer control circuitry is self-timed and allows for ease of interfacing in multiple domain clock designs. In this paper, we present the buffer and its associated control circuits that allow data transfers at a maximum frequency of 1.67 GHz in a 0.25 mu m technology.
引用
收藏
页码:1851 / 1854
页数:4
相关论文
共 50 条
  • [41] Adaptive transmission mode selection scheme for distributed wireless communication systems
    Hu, Honglin
    Weckerle, Martin
    Luo, Hjun
    IEEE COMMUNICATIONS LETTERS, 2006, 10 (07) : 573 - 575
  • [42] Efficient Transmission Scheme for Distributed Signal Detection with Noisy Communication Links
    Liu, Xiangyang
    Cong, Yu
    Yang, Jian
    PROCEEDINGS OF 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS AND ELECTRICAL ENGINEERING TECHNOLOGY (EEET 2018), 2018, : 162 - 166
  • [43] Debugging distributed-shared-memory communication at multiple granularities in networks on chip
    Vermeulen, Bart
    Goossens, Kees
    Umrani, Siddharth
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 3 - 12
  • [44] STOCHASTIC-ANALYSIS OF A SLOTTED FIFO COMMUNICATION CHANNEL
    COFFMAN, EG
    HALFIN, S
    JEANMARIE, A
    ROBERT, P
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1993, 39 (05) : 1555 - 1566
  • [45] FIFO Networking: Punctual Event-Triggered Communication
    Leijon, Viktor
    2009 IEEE CONFERENCE ON EMERGING TECHNOLOGIES & FACTORY AUTOMATION (EFTA 2009), 2009,
  • [46] A FIFO-NET MODEL FOR PROCESSES WITH ASYNCHRONOUS COMMUNICATION
    FANCHON, J
    LECTURE NOTES IN COMPUTER SCIENCE, 1992, 609 : 152 - 178
  • [47] Reconfigurable FIFO memory circuit for synchronous and asynchronous communication
    Abdel-hafeez, Saleh
    Gordon-Ross, Ann
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 938 - 952
  • [48] FIFO communication models in operating systems for reconfigurable computing
    Williams, JA
    Bergmann, NW
    Xie, X
    FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 277 - 278
  • [49] Agent-Based Voltage Regulation Scheme for Active Distributed Networks under Distributed Quantized Communication
    Lai, Jingang
    Lu, Xiaoqing
    Monti, Antonello
    De Doncker, Rik W.
    45TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2019), 2019, : 5941 - 5946
  • [50] A simple FIFO-based scheme for differentiated loss guarantees
    Huang, Yaqing
    Guerin, Roch
    COMPUTER NETWORKS, 2007, 51 (04) : 1133 - 1150