A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS

被引:0
|
作者
Zhang, Lei [1 ]
Lin, Lin [1 ]
Zhu, Xinxin [1 ]
Wang, Yan [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
PLL; VCO; low phase noise; low power; doubler;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated THz phase-locked loop (PLL) is proposed. It is consists of a fundamental PLL and a frequency doubler. In order to improve the oscillation frequency and reduced the phase noise, a feedback network composed of buffer amplifiers and capacitors is introduced to the voltage-controlled oscillator (VCO). The wide locking-range divider chain of PLL consists of an injection-locked frequency divider (ILFD) with a 3-bit binary-weighted switch-capacitor bank, current mode logic (CML) dividers, a multiple modulus divider (MMD). The proposed circuit was designed in a 65-nm CMOS process, and the VCO achieves a tuning range of 16.4% from 66GHz to 76GHz with a phase noise of -97dBc/Hz at 1MHz offset while consuming only 6.5mW. After the VCO, a broadband high efficiency frequency doubler can make output frequency from 132GHz to 152GHz with the fundamental rejection is larger than 20dB. The PLL achieves an excellent phase noise of -86 dBc/Hz in 144GHz at 1MHz offset, consuming 40.1mW of power
引用
收藏
页数:2
相关论文
共 50 条
  • [31] ALL DIGITAL PHASE-LOCKED LOOP WITH A WIDE LOCKING RANGE.
    Hikawa, Hiroomi
    Zheng, Nanning
    Mori, Shinsaku
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1987, 70 (07): : 70 - 77
  • [32] A 2.9 GHz CMOS Phase-Locked Loop with Improved Ring Oscillator
    Zhang, Yating
    Xing, Zhao
    Peng, Yu
    Zhang, Tian
    Liu, Huihua
    Wu, Yunqiu
    Zhao, Chenxi
    Kang, Kai
    2019 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2019), 2019,
  • [33] A fully integrated 1.2-GHz CMOS phase-locked loop
    Zhao, K
    Man, JH
    Ye, Q
    Ye, TC
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 544 - 547
  • [34] A 60-GHz Phase-Locked Loop with Inductor-Less Wide Operation Range Prescaler in 90-nm CMOS
    Hoshino, Hiroaki
    Tachibana, Ryoichi
    Mitomo, Toshiya
    Ono, Naoko
    Yoshihara, Yoshiaki
    Fujimoto, Ryuichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 785 - 791
  • [35] Design of a Calibration Circuit for Adaptive Phase-Locked Loop in the 5GHz Range Using CMOS 180nm Technology
    MirAlvandi, Reza
    Ehsanian, Mahdi
    2023 5TH IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2023, : 56 - 61
  • [36] A 76.2-89.1 GHz Phase-Locked Loop With 15.6% Tuning Range in 90 nm CMOS for W-Band Applications
    Tan, Kai-Wen
    Chu, Ta-Shun
    Hsu, Shawn S. H.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (08) : 538 - 540
  • [37] Fully integrated CMOS phase-locked loop with 30MHz to 2GHz locking range and ±35ps jitter
    Xu, C
    Sargeant, W
    Laker, K
    Van der Spiegel, J
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 55 - 58
  • [38] A 53.6 GHz Direct Injection-locked Frequency Divider with a 72% Locking Range in 65 nm CMOS Technology
    Chen, Wen-Lin
    Shiao, Yu-Shao Jerry
    Yen, Hsuan-Der
    Huang, Guo-Wei
    Hsieh, Hsieh-Hung
    Jou, Chewn-Pu
    Hsueh, Fu-Lung
    2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [39] 150-GHz Vector Modulator Phase Shifter in 65-nm CMOS
    Park, Ju-Hyeon
    Choi, Ui-Gyu
    Yang, Jong-Ryul
    2022 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT 2022), 2022, : 68 - 70
  • [40] Fully integrated CMOS phase-locked loop with 15 to 240 MHz locking range and +/-50 ps jitter
    Novof, II
    Austin, J
    Kelkar, R
    Strayer, D
    Wyatt, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (11) : 1259 - 1266