A Study on Buffer Distribution for RRAM-based FPGA Routing Structures

被引:0
|
作者
Omam, Somayyeh Rahimian [1 ]
Tang, Xifan [1 ]
Gaillardon, Pierre-Emmanuel [1 ]
De Micheli, Giovanni [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Integrated Syst Lab, Lausanne, Switzerland
来源
2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS) | 2015年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Compared to Application-Specific Integrated Circuits (ASICs), Field Programmable Gate Arrays (FPGAs) provide reconfigurablity at the cost of lower performance and higher power consumption. Exploiting a large number of programmable switches, routing structures are mainly responsible for the performance limitation. Hence, employing more efficient switches can drastically improve the performance and reduce the power consumption of the FPGA. Resistive Random Access Memory (RRAM)-based switches are one of the most promising candidates to improve the FPGA routing architecture thanks to their low on-resistance and non-volatility. The lower RC delay of RRAM-based routing multiplexers, as compared to CMOS-based routing structures encourages us to reconsider the buffer distribution in FPGAs. This paper proposes an approach to reduce the number of buffers in the routing path of RRAM-based FPGAs. Our architectural simulations show that the use of RRAM switches improves the critical path delay by 56% as compared to CMOS switches in standard FPGA circuits at 45-nm technology node while, at the same time, the area and power are reduced, respectively, by 17% and 9%. By adapting the buffering scheme, an extra bonus of 9% for delay reduction, 5% for power reduction and 16% for area reduction can be obtained, as compared to the conventional buffering approach for RRAM-based FPGAs.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] PRIVE: Efficient RRAM Programming with Chip Verification for RRAM-based In-Memory Computing Acceleration
    He, Wangxin
    Meng, Jian
    Gonugondla, Sujan Kumar
    Yu, Shimeng
    Shanbhag, Naresh R.
    Seo, Jae-sun
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [42] Referencing-in-Array Scheme for RRAM-based CIM Architecture
    Singh, Abhairaj
    Bishnoi, Rajendra
    Joshi, Rajiv, V
    Hamdioui, Said
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 1413 - 1418
  • [43] Comprehensive Assessment of RRAM-based PUF for Hardware Security Applications
    Chen, An
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [44] Variability-Aware Design of RRAM-Based Analog CAMs
    Bazzi, Jinane
    Sweidan, Jana
    Fouda, Mohammed E.
    Kanj, Rouwaida
    Eltawil, Ahmed M.
    IEEE ACCESS, 2024, 12 : 55859 - 55873
  • [45] Write or Not: Programming Scheme Optimization for RRAM-based Neuromorphic Computing
    Meng, Ziqi
    Sun, Yanan
    Qian, Weikang
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 985 - 990
  • [46] Exploring the Precision Limitation for RRAM-Based Analog Approximate Computing
    Li, Boxun
    Gu, Peng
    Wang, Yu
    Yang, Huazhong
    IEEE DESIGN & TEST, 2016, 33 (01) : 52 - 59
  • [47] NAS4RRAM: neural network architecture search for inference on RRAM-based accelerators
    Zhihang YUAN
    Jingze LIU
    Xingchen LI
    Longhao YAN
    Haoxiang CHEN
    Bingzhe WU
    Yuchao YANG
    Guangyu SUN
    Science China(Information Sciences), 2021, 64 (06) : 89 - 99
  • [48] A Lightweight Reconfigurable RRAM-based PUF for Highly Secure Applications
    Hajri, Basma
    Mansour, Mohammad M.
    Chehab, Ali
    Aziza, Hassen
    2020 33RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2020,
  • [49] An Almost Fully RRAM-Based LUT Design for Reconfigurable Circuits
    Grothe, Philipp
    Mulhem, Saleh
    Berekovic, Mladen
    APPLIED RECONFIGURABLE COMPUTING. ARCHITECTURES, TOOLS, AND APPLICATIONS, ARC 2023, 2023, 14251 : 322 - 337
  • [50] RRAM-based Synapse for Neuromorphic System with Pattern Recognition Function
    Park, S.
    Kim, H.
    Choo, M.
    Noh, J.
    Sheri, A.
    Jung, S.
    Seo, K.
    Park, J.
    Kim, S.
    Lee, W.
    Shin, J.
    Lee, D.
    Choi, G.
    Woo, J.
    Cha, E.
    Jang, J.
    Park, C.
    Jeon, M.
    Lee, B.
    Lee, B. H.
    Hwang, H.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,