Design and evaluation of an ultra-area-efficient fault-tolerant QCA full adder

被引:105
|
作者
Roohi, Arman [1 ]
DeMara, Ronald F. [1 ]
Khoshavi, Navid [1 ]
机构
[1] Univ Cent Florida, Dept Elect Engn & Comp Sci, Orlando, FL 32816 USA
关键词
Quantum-dot Cellular Automata (QCA); Full adder; Fault-tolerant gate; Defect-based fault analysis; Reliability; Probabilistic Transfer Matrix; RELIABILITY EVALUATION; MAJORITY GATE; QUANTUM; SIMULATION; CLOCKING; CIRCUITS; DEVICE; CELL;
D O I
10.1016/j.mejo.2015.03.023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) has been studied extensively as a promising switching technology at nanoscale level. Despite several potential advantages of QCA-based designs over conventional CMOS logic, some deposition defects are probable to occur in QCA-based systems which have necessitated fault-tolerant structures. Whereas binary adders are among the most frequently-used components in digital systems, this work targets designing a highly-optimized robust full adder in a QCA framework. Results demonstrate the superiority of the proposed full adder in terms of latency, complexity and area with respect to previous full adder designs. Further, the functionality and the defect tolerance of the proposed full adder in the presence of QCA deposition faults are studied. The functionality and correctness of our design is confirmed using high-level synthesis, which is followed by delineating its normal and faulty behavior using a Probabilistic Transfer Matrix (PTM) method. The related waveforms which verify the robustness of the proposed designs are discussed via generation using the QCADesigner simulation tool. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:531 / 542
页数:12
相关论文
共 50 条
  • [21] Fault-tolerant design of shift register using multilayer crossover in QCA
    Jain, Vaibhav
    Sharma, Devendra Kumar
    Gaur, Hari Mohan
    EUROPEAN PHYSICAL JOURNAL PLUS, 2023, 138 (05):
  • [22] Efficient design of QCA adder structures
    Haruehanroengra, Sansiri
    Wang, Wei
    NANOSCIENCE AND TECHNOLOGY, PTS 1 AND 2, 2007, 121-123 : 553 - 556
  • [23] Design and characterization of a new fault-tolerant full-adder for quantum-dot cellular automata
    Farazkish, Razieh
    Khodaparast, Fatemeh
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (06) : 426 - 433
  • [24] Ultra-area-efficient reversible multiplier
    Moghadam, Mariam Zomorodi
    Navi, Keivan
    MICROELECTRONICS JOURNAL, 2012, 43 (06) : 377 - 385
  • [25] Robust QCA full-adders using an efficient fault-tolerant five-input majority gate
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Heikalabad, Saeed Rasouli
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (07) : 1037 - 1056
  • [26] Fault-tolerant design of shift register using multilayer crossover in QCA
    Vaibhav Jain
    Devendra Kumar Sharma
    Hari Mohan Gaur
    The European Physical Journal Plus, 138
  • [27] Modular Design of Ultra-Efficient Reversible Full Adder-Subtractor in QCA with Power Dissipation Analysis
    Ahmad, Firdous
    Ahmed, Suhaib
    Kakkar, Vipan
    Bhat, G. Mohiuddin
    Bahar, Ali Newaz
    Wani, Shahjahan
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (09) : 2863 - 2880
  • [28] Modular Design of Ultra-Efficient Reversible Full Adder-Subtractor in QCA with Power Dissipation Analysis
    Firdous Ahmad
    Suhaib Ahmed
    Vipan Kakkar
    G. Mohiuddin Bhat
    Ali Newaz Bahar
    Shahjahan Wani
    International Journal of Theoretical Physics, 2018, 57 : 2863 - 2880
  • [29] Design and Power Analysis of an Ultra-high Speed Fault-tolerant Full-adder Cell in Quantum-dot Cellular Automata
    Milad Bagherian Khosroshahy
    Alireza Abdoli
    Amir Masoud Rahmani
    International Journal of Theoretical Physics, 2022, 61
  • [30] Design and Power Analysis of an Ultra-high Speed Fault-tolerant Full-adder Cell in Quantum-dot Cellular Automata
    Khosroshahy, Milad Bagherian
    Abdoli, Alireza
    Rahmani, Amir Masoud
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2022, 61 (02)