A 100-mW 4 x 10 Gb/s transceiver in 80-nm CMOS for high-density optical interconnects

被引:80
|
作者
Kromer, C [1 ]
Sialm, G
Berger, C
Morf, T
Schmatz, ML
Ellinger, F
Erni, D
Bona, GL
Jäckel, H
机构
[1] ETH, Swiss Fed Inst Technol, Elect Lab, CH-8092 Zurich, Switzerland
[2] IBM Corp, Zurich Res Lab, CH-8803 Ruschlikon, Switzerland
[3] ETH, Swiss Fed Inst Technol, Lab Electromagnet Fields & Microwave Elect, CH-8092 Zurich, Switzerland
关键词
backplane transceiver; CMOS analog integrated circuits; high-frequency CMOS circuits; high-speed link; optical fiber communication; optical interconnections; transceiver;
D O I
10.1109/JSSC.2005.856575
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a quad optical transceiver for low-power high-density short-distance optical data communication. Each channel transmits 10 Gb/s over a multimode (MM) fiber and features a link margin of 5.2 dB at a bit error rate (BER) of 10(-12). The transmit and receive amplifying circuits are implemented in an 80-nm digital CMOS process. Each driver consumes 2 mW from a 0.8-V supply, and each vertical cavity surface-emitting laser (VCSEL) requires 7 mA from a 2.4-V supply. The receiver excluding the output buffer consumes 6 mW from a 1.1-V supply per channel and achieves a transimpedance gain of 80.1 dB Omega. The isolation to the neighboring channels is >30 dB including the bond wires and optical components. A detailed link budget analysis takes the relevant system impairments as losses and power penalties into account, derives the specifications for the electrical circuits, and accurately predicts the link performance. This work presents the highest serial data rate for CMOS transceiver arrays and the lowest power consumption per data rate reported to date.
引用
收藏
页码:2667 / 2679
页数:13
相关论文
共 50 条
  • [21] Integration of high-performance transistors, high-density SRAMs, and 10-level copper interconnects into a 90 nm CMOS technology
    Nakai, S
    Hosoda, T
    Takao, Y
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2003, 39 (01): : 23 - 31
  • [22] A 780mW 4x28Gb/s Transcelver for 100GbE Gearbox PHY in 40nm CMOS
    Singh, Ullas
    Garg, Adesh
    Raghavan, Bharath
    Huang, Nick
    Zhang, Heng
    Huang, Zhi
    Momtaz, Afshin
    Cao, Jun
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 40 - +
  • [23] Low-Crosstalk Simultaneous 16-Channel x 25 Gb/s Operation of High-Density Silicon Photonics Optical Transceiver
    Aoki, Tsuyoshi
    Sekiguchi, Shigeaki
    Simoyama, Takasi
    Tanaka, Shinsuke
    Nishizawa, Motoyuki
    Hatori, Nobuaki
    Sobu, Yohei
    Sugama, Akio
    Akiyama, Tomoyuki
    Hayakawa, Akinori
    Muranaka, Hidenobu
    Mori, Toshihiko
    Chen, Yanfei
    Jeong, Seok-Hwan
    Tanaka, Yu
    Morito, Ken
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2018, 36 (05) : 1262 - 1267
  • [24] A 90 nm CMOS DSP MLSD Transceiver With Integrated AFE for Electronic Dispersion Compensation of Multimode Optical Fibers at 10 Gb/s
    Agazzi, Oscar E.
    Hueda, Mario R.
    Crivelli, Diego E.
    Carrer, Hugo S.
    Nazemi, Ali
    Luna, German
    Ramos, Facundo
    Lopez, Ramiro
    Grace, Carl
    Kobeissy, Bilal
    Abidin, Cindra
    Kazemi, Mohammad
    Kargar, Mahyar
    Marquez, Cesar
    Ramprasad, Sumant
    Bollo, Federico
    Posse, Vladimir
    Wang, Stephen
    Asmanis, Georgios
    Eaton, George
    Swenson, Norman
    Lindsay, Tom
    Voois, Paul
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2939 - 2957
  • [25] Compact 4 x 25 Gb/s Optical Receiver and Transceiver for 100G Ethernet Interface
    Lee, Joon Ki
    Jang, Youn-Seon
    2015 INTERNATIONAL CONFERENCE ON ICT CONVERGENCE (ICTC), 2015, : 758 - 760
  • [26] A 90-nm CMOS 4 x 10 Gb/s VCSEL Driver using Asymmetric Emphasis Technique for Optical Interconnection
    Ohhata, Kenichi
    Seki, Kenji
    Imamura, Hironori
    Takeshita, Yoshiki
    Yamashita, Kiichi
    Kanai, Hisaaki
    Chujo, Norio
    APMC: 2008 ASIA PACIFIC MICROWAVE CONFERENCE (APMC 2008), VOLS 1-5, 2008, : 2031 - +
  • [27] A Power-and-Area Efficient 10 x 10 Gb/s Bootstrap Transceiver in 40 nm CMOS for Referenceless and Lane-Independent Operation
    Lee, Joon-Yeong
    Han, Kwangseok
    Yoon, Taehun
    Kim, Taeho
    Lee, Sang-Eun
    Lee, Jeong-Sup
    Park, Jinho
    Bae, Hyeon-Min
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (10) : 2475 - 2484
  • [28] A 25 Gb/s x 4-channel 74 mW/ch Transimpedance Amplifier in 65 nm CMOS
    Takemoto, Takashi
    Yuki, Fumio
    Yamashita, Hiroki
    Tsuji, Shinji
    Saito, Tatsuya
    Nishimura, Shinji
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [29] 4 x 25 Gb/s 2.6 mW/Gb/s PARALLEL OPTICAL RECEIVER ANALOG FRONT-END FOR 100 Gb/s ETHERNET
    Chen, Yingmei
    Luo, Xianliang
    He, Xiaofei
    Zhang, Yunan
    Wang, Pengxia
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2015, 57 (04) : 974 - 978
  • [30] A 180mW 56Gb/s DSP-Based Transceiver for High-Density IOs in Data Center Switches in 7nm FinFET Technology
    Ali, Tamer
    Yousry, Ramy
    Park, Henry
    Chen, Ehung
    Weng, Po-Shuan
    Huang, Yi-Chieh
    Liu, Chun-Cheng
    Wu, Chien-Hua
    Huang, Shih-Hao
    Lin, Chungshi
    Wu, Ke-Chung
    Tsai, Kun-Hung
    Tan, Kai-Wen
    ElShater, Ahmed
    Chen, Kuang-Ren
    Tsai, Wei-Hao
    Chen, Huan-Sheng
    Leng, Weiyu
    Soliman, Mazen
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 118 - +