Robust and Accurate Fine-Grain Power Models for Embedded Systems With No On-Chip PMU

被引:1
|
作者
Nikov, Kris [1 ,2 ]
Martinez, Marcos [3 ]
Wegener, Simon [2 ]
Nunez-Yanez, Jose [1 ,2 ]
Chamski, Zbigniew [1 ,2 ]
Georgiou, Kyriakos [1 ,2 ]
Eder, Kerstin [1 ,2 ]
机构
[1] Univ Bristol, Sch Comp Sci Elect & Elect Engn & Engn Maths, Bristol BS8 1TH, Avon, England
[2] AbsInt Angew Informat GmbH, D-66123 Saarbrucken, Germany
[3] Thales Alenia Space, Digital Elect Prod Line, Madrid 28760, Spain
关键词
Application-specified integrated circuit (ASIC); field-programmable gate array (FPGA); LEON3; performance monitoring counter (PMC); power models;
D O I
10.1109/LES.2022.3147308
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This letter presents a novel approach to event-based power modeling for embedded platforms that do not have a performance monitoring unit (PMU). The method involves complementing the target hardware platform, where the physical power data is measured, with another platform on which the CPU performance data, that is needed for model generation, can be collected. The methodology is used to generate accurate fine-grain power models for the Gaisler GR712RC dual-core LEON3 fault-tolerant SPARC processor with onboard power sensors and no PMU. A Kintex Ultra-Scale field-programmable gate array (FPGA) is used as the support platform to obtain the required CPU performance data, by running a soft-core representation of the dual-core LEON3 as on the GR712RC but with a PMU implementation. Both platforms execute the same benchmark set and data collection is synchronized using per-sample timestamps so that the power sensor data from the GR712RC board can be matched to the PMU data from the FPGA. The synchronized samples are then processed by the Robust Energy and Power Predictor Selection (REPPS) software in order to generate power models. The models achieve less than 2% power estimation error when validated on an industrial use case and can follow program phases, which makes them suitable for runtime power profiling during development.
引用
收藏
页码:147 / 150
页数:4
相关论文
共 50 条
  • [21] An analyzable on-chip network architecture for embedded systems
    Luedtke, Daniel
    Tutsch, Dietmar
    Hommel, Guenter
    EMBEDDED SYSTEMS - MODELING, TECHNOLOGY AND APPLICATIONS, PROCEEDINGS, 2006, : 63 - +
  • [22] Lightweight authenticated encryption for embedded on-chip systems
    Hatzivasilis, George
    Floros, George
    Papaefstathiou, Ioannis
    Manifavas, Charalampos
    INFORMATION SECURITY JOURNAL, 2016, 25 (4-6): : 151 - 161
  • [23] Architectural Exploration Tasks for On-Chip Embedded Systems
    Reinsalu, Uljana
    Arhipov, Anton
    Ellervee, Peeter
    BEC 2008: 2008 INTERNATIONAL BIENNIAL BALTIC ELECTRONICS CONFERENCE, PROCEEDINGS, 2008, : 171 - 174
  • [24] A Low-Power FPGA Based on Autonomous Fine-Grain Power Gating
    Ishihara, Shota
    Hariyama, Masanori
    Kameyama, Michitaka
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (08) : 1394 - 1406
  • [25] ON-CHIP INTERCONNECTS: NEW ACCURATE NOMINAL AND PARAMETRIZED MODELS
    Stefanescu, Alexandra
    Kula, Sebastian
    UNIVERSITY POLITEHNICA OF BUCHAREST SCIENTIFIC BULLETIN SERIES C-ELECTRICAL ENGINEERING AND COMPUTER SCIENCE, 2010, 72 (04): : 193 - 206
  • [26] Fine-grain Temperature Monitoring for Many-Core Systems
    da Silva, Alzemiro Lucas
    del Mestre Martins, Andre Luis
    Moraes, Fernando Gehm
    2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [27] FINE-GRAIN SCHEDULER FOR SHARED-MEMORY MULTIPROCESSOR SYSTEMS
    SHIEH, JJ
    LEE, YC
    CHEN, HR
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1995, 142 (02): : 98 - 106
  • [28] The Construction of Simulation Models of Algorithms and Structures with Fine-Grain Parallelism in WinALT
    Ostapkevich, Mike
    Piskunov, Sergey
    PARALLEL COMPUTING TECHNOLOGIES, 2011, 6873 : 192 - 203
  • [29] Design and Implementation of Fine-grain Power Gating with Ground Bounce Suppression
    Usami, Kimiyoshi
    Shirai, Toshiaki
    Hashida, Tasunori
    Masuda, Hiroki
    Takeda, Seidai
    Nakata, Mitsutaka
    Seki, Naomi
    Amano, Hideharu
    Namiki, Mitaro
    Imai, Masashi
    Kond, Masaaki
    Nakamura, Hiroshi
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 381 - +
  • [30] MICROWAVE CHARACTERISTICS OF FINE-GRAIN HIGH-POWER GARNETS AND SPINELS
    BLANKENSHIP, AC
    HUNTT, RL
    JOURNAL OF APPLIED PHYSICS, 1966, 37 (03) : 1066 - +