Optimization of Ti and Co self-aligned silicide RTP for 0.10 μm CMOS

被引:1
|
作者
Kittl, JA [1 ]
Hong, QZ [1 ]
Yang, H [1 ]
Yu, N [1 ]
Rodder, M [1 ]
Apte, PP [1 ]
Shiau, WT [1 ]
Chao, CP [1 ]
Breedijk, T [1 ]
Pas, MF [1 ]
机构
[1] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
关键词
D O I
10.1557/PROC-514-255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As CMOS technologies are scaled to 0.10 mu m and beyond, self-aligned silicide (salicide) processes find difficult challenges. As junction depths and linewidths are scaled, achieving both low sheet resistance and low contact resistance maintaining low diode leakage becomes increasingly difficult. In this paper we present studies of Ti and Co salicide processes implemented into a 0.10 mu m CMOS technology. We show that both for Ti and Co, the optimization of RTP parameters plays a crucial roll in achieving a successful implementation. For Co salicide, optimization of RTP conditions results in elimination of shallow junction leakage (its main scaling problem). Two-step RTP and one-step RTP Ti salicide processes are compared, showing the advantages of one-step RTP. The RTP process windows for low resistance narrow gates (the main scaling issue for Ti salicide) are analyzed. Processes with pre-amorphization, with Mo doping and with a combination of both are compared. An optimal process using Mo and preamorphization implants and one-step RTP is shown to result in excellent device characteristics and low resistance to 0.06 mu m gates.
引用
收藏
页码:255 / 260
页数:6
相关论文
共 50 条
  • [31] 'Characterization of a self-aligned two step RTP titanium disilicide MOS-process; etch selectivity and silicide formation'
    Kaplan, W.
    Lindberg, A.
    Zhang, S.-L.
    Ostling, M.
    Norstroem, H.
    Proceedings of the Nordic Semiconductor Meeting, 1990,
  • [32] Dopant effects on lateral silicide growth in self-aligned titanium silicide process
    Park, JS
    Byun, JS
    Sohn, DK
    Lee, BH
    Park, JW
    Kim, JJ
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1998, 145 (10) : 3585 - 3589
  • [33] Titanium self-aligned silicide process fabrication issues for deep sub-micron CMOS devices
    Lahiri, SK
    Lim, CW
    Chan, L
    PHYSICS OF SEMICONDUCTOR DEVICES, VOLS 1 AND 2, 1998, 3316 : 957 - 966
  • [34] STUDY OF CONTACT AND SHALLOW JUNCTION CHARACTERISTICS IN SUB-MICRON CMOS WITH SELF-ALIGNED TITANIUM SILICIDE
    TAUR, Y
    DAVARI, B
    MOY, D
    SUN, JYC
    TING, CY
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1987, 31 (06) : 627 - 633
  • [35] LOSS OF TITANIUM DURING FORMATION OF SELF-ALIGNED TITANIUM SILICIDE
    JONGSTE, JF
    PRINS, FE
    JANSSEN, GCAM
    MATERIALS LETTERS, 1989, 8 (08) : 273 - 277
  • [36] Carbon nanotube cantilevers on self-aligned copper silicide nanobeams
    Parajuli, Omkar
    Kumar, Nitin
    Kipp, Dylan
    Hahm, Jong-In
    APPLIED PHYSICS LETTERS, 2007, 90 (17)
  • [37] SELF-ALIGNED TITANIUM SILICIDE PROCESSING BY RAPID THERMAL ANNEALING
    LUBIC, KG
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1986, 133 (08) : C314 - C314
  • [38] Self-aligned platinum-silicide nanowires for biomolecule sensing
    Ko, FH
    Yeh, ZH
    Chen, CC
    Liu, TF
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2005, 23 (06): : 3000 - 3005
  • [39] DEVELOPMENT OF THE SELF-ALIGNED TITANIUM SILICIDE PROCESS FOR VLSI APPLICATIONS
    ALPERIN, ME
    HOLLAWAY, TC
    HAKEN, RA
    GOSMEYER, CD
    KARNAUGH, RV
    PARMANTIE, WD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (01) : 61 - 69
  • [40] DEVELOPMENT OF THE SELF-ALIGNED TITANIUM SILICIDE PROCESS FOR VLSI APPLICATIONS
    ALPERIN, ME
    HOLLAWAY, TC
    HAKEN, RA
    GOSMEYER, CD
    KARNAUGH, RV
    PARMANTIE, WD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (02) : 141 - 149