JPEG encoder for low-cost FPGAs

被引:7
|
作者
Osman, Hossam [1 ]
Mahjoup, Waseim [2 ]
Nabih, Azza [2 ]
Aly, Gamal M. [1 ]
机构
[1] Ain Shams Univ, Dept Comp & Syst Engn, Cairo 11517, Egypt
[2] ITIDA, Software Engn Competence Ctr, EG-12577 Giza, Egypt
关键词
image compression; JPEG encoder; hardware implementation; FPGA;
D O I
10.1109/ICCES.2007.4447078
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the implementation of a JPEG encoder that exploits minimal usage of FPGA resources. The encoder compresses an image as a stream of 8x8 blocks with each element of the block applied and processed individually. The zigzag unit typically found in implementations of JPEG encoders is eliminated. The division operation of the quantization step is replaced by a combination of multiplication and shift operations. The encoder is implemented on Xilinx Spartan-3 FPCA and is benchmarked against two software implementations on four test images. It is demonstrated that it yields performance of similar quality while requiring very limited FPGA resources. A co-emulation technique is applied to reduce development time and to test and verify the encoder design.
引用
收藏
页码:406 / +
页数:2
相关论文
共 50 条
  • [21] A low-cost implementation of super-resolution based on a video encoder
    Callicó, GM
    Núñez, A
    Llopis, RP
    Sethuraman, R
    de Beeck, MO
    IECON-2002: PROCEEDINGS OF THE 2002 28TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-4, 2002, : 1439 - 1444
  • [22] Low-cost non-concentric diffraction-based encoder
    Alvarez-Rodriguez, Sergio
    Gerardo Pena-Lecona, Francisco
    Briones, Manuel
    Helguera, Maria
    Alcala-Ochoa, Noe
    OPTICS AND LASER TECHNOLOGY, 2021, 138
  • [23] LOW COST ARCHITECTURE FOR JPEG2000 ENCODER WITHOUT CODE-BLOCK MEMORY
    Lin, Tsung-Ta
    Chiang, Jen-Shiun
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 137 - 140
  • [24] A Low-cost High-efficiency True Random Number Generator on FPGAs
    Ma, Gaoliang
    Liang, Huaguo
    Yao, Liang
    Huang, Zhengfeng
    Yi, Maoxiang
    Xu, Xiumin
    Zhou, Kai
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 54 - 58
  • [25] DyRecMul: Fast and Low-Cost Approximate Multiplier for FPGAs using Dynamic Reconfiguration
    Vakili, Shervin
    Vaziri, Mobin
    Zarei, Amirhossein
    Langlois, J. M. Pierre
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2025, 18 (01)
  • [26] Low-Cost Obfuscated JPEG CODEC IP Core for Secure CE Hardware
    Sengupta, Anirban
    Roy, Dipanjan
    Mohanty, Saraju P.
    Corcoran, Peter
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2018, 64 (03) : 365 - 374
  • [27] LOW-COST TESTERS - ARE THEY REALLY LOW-COST
    BOWERS, GH
    PRATT, BG
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (03): : 20 - 28
  • [28] Suppression of Noise to Obtain a High-Performance Low-Cost Optical Encoder
    Alvarez-Rodriguez, Sergio
    Alcala-Ochoa, Noe
    Cruz-Salgado, Javier
    Pena Lecona, Francisco Gerardo
    JOURNAL OF SENSORS, 2018, 2018
  • [30] ARE LOW-COST TESTERS REALLY LOW-COST
    RADKE, C
    IEEE DESIGN & TEST OF COMPUTERS, 1984, 1 (04): : 101 - 101