State-based power analysis for systems-on-chip

被引:0
|
作者
Bergamaschi, RA [1 ]
Jiang, YW [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
power analysis; systems-on-chip; state exploration;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Early power analysis for systems-on-chip (SoC) is crucial for determining the appropriate packaging and cost. This early analysis commonly relies on evaluating power formulas for all cores for multiple configurations of voltage, frequency, technology and application parameters, which is a tedious and error-prone process This work presents a methodology and algorithms for automating the power analysis of SoCs. Given the power state machines for individual cores, this work defines the product power state machine for the whole SoC and uses formal symbolic simulation algorithms for traversing and computing the minimum and maximum power dissipated by sets of power states in the SoC.
引用
收藏
页码:638 / 641
页数:4
相关论文
共 50 条
  • [21] Enabling the Design of Behavioral Systems-on-Chip
    Shetty, Santosh
    Schafer, Benjamin Carrion
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 331 - 336
  • [22] Cut-based functional debugging for programmable systems-on-chip
    Kirovski, D
    Potkonjak, M
    Guerra, LM
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (01) : 40 - 51
  • [23] Secure and Flexible Trace-Based Debugging of Systems-on-Chip
    Backer, Jerry
    Hely, David
    Karri, Ramesh
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (02)
  • [24] REFINEMENT OF STATE-BASED CONCURRENT SYSTEMS
    WOODCOCK, JCP
    MORGAN, C
    LECTURE NOTES IN COMPUTER SCIENCE, 1990, 428 : 340 - 351
  • [25] A Design Patterns-Based Middleware for Multiprocessor Systems-on-Chip
    Hamerski, Jean Carlo
    Abich, Geancarlo
    Reis, Ricardo
    Ost, Luciano
    Amory, Alexandre
    2018 31ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2018,
  • [26] State-based reconstructability analysis
    Zwick, M
    Johnson, MS
    KYBERNETES, 2004, 33 (5-6) : 1041 - 1052
  • [27] Simulated Annealing Based Placement Optimization for Reconfigurable Systems-on-Chip
    Sergey, Gavrilov
    Daniil, Zheleznikov
    Rustam, Chochaev
    PROCEEDINGS OF THE 2019 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2019, : 1597 - 1600
  • [28] Silicon modeling of nanometer systems-on-chip
    Robertson, C
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 19 - 22
  • [29] Embedded Multiprocessor Systems-on-Chip Programming
    Mignolet, Jean-Yves
    Wuyts, Roel
    IEEE SOFTWARE, 2009, 26 (03) : 34 - 41
  • [30] On-chip debug support for embedded systems-on-chip
    Maier, KD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 565 - 568