Reduction method of gate-to-drain capacitance by oxide spacer formation in tunnel field-effect transistor with elevated drain

被引:5
|
作者
Kim, Dae Woong Kwon Jang Hyun
Park, Euyhwan
Lee, Junil
Park, Taehyung
Lee, Ryoongbin
Kim, Sihyun
Park, Byung-Gook [1 ]
机构
[1] Seoul Natl Univ, ISRC, Seoul 151744, South Korea
关键词
PERFORMANCE; SUBTHRESHOLD; DESIGN; MOSFET; SIGE; FET;
D O I
10.7567/JJAP.55.06GG04
中图分类号
O59 [应用物理学];
学科分类号
摘要
A novel fabrication method is proposed to reduce large gate-to-drain capacitance (CGD) and to improve AC switching characteristics in tunnel field-effect transistor (TFETs) with elevated drain (TFETED). In the proposed method, gate oxide at drain region (GDOX) is selectively formed through oxide deposition and spacer-etch process. Furthermore, the thicknesses of the GDOX are simply controlled by the amount of the oxide deposition and etch. Mixed-mode device and circuit technology computer aided design (TCAD) simulations are performed to verify the effects of the GDOX thickness on DC and AC switching characteristics of a TFETED inverter. As a result, it is found that AC switching characteristics such as output voltage pre-shoot and falling/rising delay are improved with nearly unchanged DC characteristics by thicker GDOX. This improvement is explained successfully by reduced CGD and positive shifted gate voltage (VG) versus CGD curves with the thicker GDOX. (C) 2016 The Japan Society of Applied Physics
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Bulk-Accumulation Oxide Thin-Film Transistor Circuits With Zero Gate-to-Drain Overlap Capacitance for High Speed
    Lee, Suhui
    Li, Xiuling
    Mativenga, Mallory
    Jang, Jin
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (12) : 1329 - 1331
  • [22] Effect of Drain Doping Profile on Double-Gate Tunnel Field-Effect Transistor and its Influence on Device RF Performance
    Vijayvargiya, Vikas
    Vishvakarma, Santosh Kumar
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2014, 13 (05) : 974 - 981
  • [23] A Recessed-channel Tunnel Field-Effect Transistor (RTFET) with the Asymmetric Source and Drain
    Kwon, Hui Tae
    Kim, Sang Wan
    Lee, Won Joo
    Wee, Dae Hoon
    Kim, Yoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (05) : 635 - 640
  • [24] Drain current model for double-gate tunnel field-effect transistor with hetero-gate-dielectric and source-pocket
    Wang, Ping
    Zhuang, YiQi
    Li, Cong
    Jiang, Zhi
    Liu, YuQi
    MICROELECTRONICS RELIABILITY, 2016, 59 : 30 - 36
  • [25] Effects of drain doping concentration on switching characteristics of tunnel field-effect transistor inverters
    Kwon, Dae Woong
    Kim, Jang Hyun
    Park, Byung-Gook
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (11)
  • [26] Gate-First Negative Capacitance Field-Effect Transistor With Self-Aligned Nickel-Silicide Source and Drain
    Kim, Sihyun
    Lee, Kitae
    Lee, Jong-Ho
    Park, Byung-Gook
    Kwon, Daewoong
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4754 - 4757
  • [27] Enhancement of capacitance benefit by drain offset structure in tunnel field-effect transistor circuit speed associated with tunneling probability increase
    Asai, Hidehiro
    Mori, Takahiro
    Matsukawa, Takashi
    Hattori, Junichi
    Endo, Kazuhiko
    Fukuda, Koichi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [28] Analytical Drain Current Modeling of Double-Gate Tunnel Field-Effect Transistors
    Pal, Arnab
    Dutta, Aloke K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3213 - 3221
  • [29] Metal Drain Double-Gate Tunnel Field Effect Transistor with Underlap: Design and Simulation
    Khan, Anam
    Loan, Sajad A.
    SILICON, 2021, 13 (05) : 1421 - 1431
  • [30] Metal Drain Double-Gate Tunnel Field Effect Transistor with Underlap: Design and Simulation
    Anam Khan
    Sajad A. Loan
    Silicon, 2021, 13 : 1421 - 1431