Interconnect simple, accurate and statistical models using on-chip measurements for calibration

被引:0
|
作者
Doganis, A [1 ]
Chen, JC [1 ]
机构
[1] Mentor Graph, San Jose, CA 95131 USA
关键词
D O I
10.1109/ICVD.1999.745135
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, Ive will describe and analyze simple, accurate and compact models for interconnect structures. These parameterized models are optimized for the particular fabrication process via field solver simulations and on,wafer test structure measurements. Additionally, process variations will be incorporated in the compact models using the principal component analysis (PCA) and performance response surface models (RSM) to derive statistical interconnect models. A new test structure, along with the measurement scheme and the associated extraction methods are introduced here to facilitate the calibration of the interconnect models. Additionally: further tuning of those models with respect to measurements of complex on-chip test structures, such as clock nets, assures model accuracy and circuit performance predictability.
引用
收藏
页码:120 / 125
页数:6
相关论文
共 50 条
  • [21] Characteristics of on-chip dipole antenna using diamond for intra-chip wireless interconnect
    HE XiaoWeiZHANG MinXuan LI JinWen PDL School of ComputerNational University of Defense TechnologyChangsha China
    Science China(Technological Sciences), 2011, 54 (04) : 1035 - 1043
  • [22] Accurate and Efficient On-Chip Spectral Analysis for Built-In Testing and Calibration Approaches
    Chauhan, Hari
    Choi, Yongsuk
    Onabajo, Marvin
    Jung, In-Seok
    Kim, Yong-Bin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 497 - 506
  • [23] Ring Oscillator with Calibration Circuit for Accurate On-Chip IR-drop Measurement
    Nishizawa, Shinichi
    Onodera, Hidetoshi
    2012 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2012, : 3 - 8
  • [24] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, S
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 317 - 320
  • [25] Evaluation of on-chip transmission line interconnect using wire length distribution
    Inoue, Junpei
    Ito, Hiroyuki
    Gomi, Shinichiro
    Kyogoku, Takanori
    Uezono, Takumi
    Okada, Kenichi
    Masu, Kazuya
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 133 - 138
  • [26] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +
  • [27] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, SJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 529 - 538
  • [28] Delay Estimation for On-Chip VLSI Interconnect using Weibull Distribution Function
    Kar, R.
    Chattaraj, A.
    Chandra, A.
    Mal, A. K.
    Bhattacharjee, A. K.
    IEEE REGION 10 COLLOQUIUM AND THIRD INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2008, : 367 - 369
  • [29] Testing for Interconnect Crosstalk Defects Using On-Chip Embedded Processor Cores
    Li Chen
    Xiaoliang Bai
    Sujit Dey
    Journal of Electronic Testing, 2002, 18 : 529 - 538
  • [30] On-chip absorption measurements using an integrated waveguide
    Bryan G. Splawn
    Fred E. Lytle
    Analytical and Bioanalytical Chemistry, 2002, 373 : 519 - 525