Representation of strained gate-all-around junctionless tunneling nanowire filed effect transistor for analog applications

被引:21
|
作者
Abadi, Rouzbeh Molaei Imen [1 ]
Ziabari, Seyed Ali Sedigh [1 ]
机构
[1] Islamic Azad Univ, Rasht Branch, Dept Elect Engn, Rasht, Iran
关键词
Junctionless tunnel field effect transistor; Strain; Band-to-band tunneling; Cut-off-frequency; SILICON;
D O I
10.1016/j.mee.2016.04.016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we investigated gate-all-around silicon nanowire (NW)-based junctionless tunnel field effect transistor (FET) which is called junctionless tunnel NWPEI (JL-TNWFET) with the impact of variation of amount of uniaxial tensile strain on band-to-band tunneling (BTBT) injection and electrical characteristics. The tunneling model is first calculated for measurements of gate-controlled BTBT in the JL-TNWI-EI and is compared with the strained JL-TNWFET with similar technology parameters. The simulation results show that the JL-TNWFET have potential for low-operating-voltage application (V-dd $_amp_$lt; 0.4 V) and represent high I-ON/I-OFF ratio and steep subthreshold swing over many decade while encompassing high ON-state currents. Whereas, the strained JL-TNWFET due to thinner tunneling barrier at the source-channel junction which leads to the increase of carrier tunneling rate shows excellent characteristics with high ON-current, superior transconductance (g(m)) and cut-off frequency (f(T)). (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:12 / 16
页数:5
相关论文
共 50 条
  • [21] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    Liu Ying
    He Jin
    Chan Mansun
    Du Cai-Xia
    Ye Yun
    Zhao Wei
    Wu Wen
    Deng Wan-Ling
    Wang Wen-Ping
    CHINESE PHYSICS B, 2014, 23 (09)
  • [22] Capacitance model for nanowire gate-all-around tunneling field-effect-transistors
    Lu Bin
    Wang Da-Wei
    Chen Yu-Lei
    Cui Yan
    Miao Yuan-Hao
    Dong Lin-Peng
    ACTA PHYSICA SINICA, 2021, 70 (21)
  • [23] Sensitivity Investigation of Junctionless Gate-all-around Silicon Nanowire Field-Effect Transistor-Based Hydrogen Gas Sensor
    Rishu Chaujar
    Mekonnen Getnet Yirak
    Silicon, 2023, 15 : 609 - 621
  • [24] Sensitivity Investigation of Junctionless Gate-all-around Silicon Nanowire Field-Effect Transistor-Based Hydrogen Gas Sensor
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    SILICON, 2023, 15 (01) : 609 - 621
  • [25] Physics-based drain current modeling of gate-all-around junctionless nanowire twin-gate transistor (JN-TGT) for digital applications
    Pratap, Yogesh
    Gautam, Rajni
    Haldar, Subhasis
    Gupta, R. S.
    Gupta, Mridula
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (02) : 492 - 501
  • [26] Physics-based drain current modeling of gate-all-around junctionless nanowire twin-gate transistor (JN-TGT) for digital applications
    Yogesh Pratap
    Rajni Gautam
    Subhasis Haldar
    R. S. Gupta
    Mridula Gupta
    Journal of Computational Electronics, 2016, 15 : 492 - 501
  • [27] Vertical gate-all-around junctionless nanowire transistors with asymmetric diameters and underlap lengths
    Yoon, Jun-Sik
    Rim, Taiuk
    Kim, Jungsik
    Meyyappan, Meyya
    Baek, Chang-Ki
    Jeong, Yoon-Ha
    APPLIED PHYSICS LETTERS, 2014, 105 (10)
  • [28] Investigation of Silicon Nanowire Gate-All-Around Junctionless Transistors Built on a Bulk Substrate
    Moon, Dong-Il
    Choi, Sung-Jin
    Duarte, Juan Pablo
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (04) : 1355 - 1360
  • [29] A Comprehensive Analytical Study of Subthreshold Swing for Cylindrical Gate-All-Around Junctionless Field Effect Transistor
    Ahmed, Imtiaz
    Khosru, Quazi D. M.
    DIELECTRICS FOR NANOSYSTEMS 7: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2016, 72 (02): : 109 - 119
  • [30] Junctionless Gate-All-Around Lateral and Vertical Nanowire FETs with Simplified Processing for Advanced Logic and Analog/RF Applications and Scaled SRAM Cells
    Veloso, A.
    Parvais, B.
    Matagne, P.
    Simoen, F.
    Bluynh-Bao, T.
    Paraschiv, V.
    Vecchio, E.
    Devriendt, K.
    Rosseel, F.
    Ercken, M.
    Chan, B. T.
    Delvaux, C.
    Altamirano-Sanchez, E.
    Versluijs, J. J.
    Tao, Z.
    Suhard, S.
    Brus, S.
    Sibaja-Hernandez, A.
    Waldron, N.
    Lagrain, P.
    Richard, O.
    Bender, H.
    Chasin, A.
    Kaczer, B.
    Ivanov, T.
    Ramesh, S.
    De Meyer, K.
    Ryckaert, J.
    Collaert, N.
    Thean, A.
    2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2016,