Plasma processing of high density vias in compliant wafer level package

被引:0
|
作者
Li, YM [1 ]
Patel, CS [1 ]
Hess, D [1 ]
Martin, K [1 ]
Meindl, J [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
来源
2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS | 2001年 / 4428卷
关键词
Wafer level package; plasma process; high density vias;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The demand for maximum functionality, performance and higher packing efficiency in consumer and portable electronic products require the development of high density and high performance wafer level package technology. A novel high density and high performance wafer level packaging technology called the Compliant Wafer Level Package (CWLP) has been developed as a packaging solution for current and future electronic products. In this paper, the use of plasma processing is investigated as a methodology for creating high density vias in the CWLP. The etch characteristics of thick (> 20 mum) polynorbornene films for high density compliant wafer level packages are studied in O-2/CHF3 based plasmas. Two polynorbornene modifications are investigated in this study: one with an epoxy substitute and the other with a silicon substitute. The effects of processing parameters such as RF power chamber pressure, flow rate, gas composition, and mask material on polymer etch rate and via sidewall angle are investigated A novel technique is developed to accurately control the angle of via sidewalls and the polymer etch rare by varying plasma processing conditions. It is observed that the etch rate increases with RF power and chamber pressure. An increase of CHF3/O-2 ratio gives a maximum etch rate at similar to 10% CHF3 for the epoxy substituted polynorbornene and similar to 20% CHF3 Si-containing polynorbornene. The etch rate decreases with total flow rate in O-2/CHF3 plasmas but does not change substantially with flow rate in O-2 plasmas. The sidewall angle is strongly affected by RF power and chamber pressure.
引用
收藏
页码:285 / 291
页数:7
相关论文
共 50 条
  • [21] Technology Development of Wafer-level Ultra-high Density Fan-out (UHDFO) Package
    Fu, Dongzhi
    Ma, Shuying
    Zhao, Yanjiao
    Yang, Shiquan
    Shen, Jiulin
    Xiao, Zhiyi
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [22] Wafer level package for image sensors
    Mastromatteo, U
    Mottura, M
    Scurati, M
    SENSORS AND MICROSYSTEMS, PROCEEDINGS, 2004, : 510 - 514
  • [23] Ultra CSP™ a wafer level package
    Elenius, P
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 1999, : 241 - 245
  • [24] Ultra CSP™ -: A wafer level package
    Elenius, P
    Barrett, S
    Goodman, T
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 220 - 226
  • [25] High density, high aspect ratio through-wafer electrical interconnect vias for MEMS packaging
    Ok, SJ
    Kim, CH
    Baldwin, DF
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2003, 26 (03): : 302 - 309
  • [26] Wafer-level compliant bump for three-dimensional LSI with high-density area bump connections
    Watanabe, N
    Kojima, T
    Asano, T
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 687 - 690
  • [27] Thermal Management of High Performance Test Socket for Wafer Level Package
    Han, Yong
    Low, Seow Meng
    Goh, Jason
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 28 - 31
  • [28] Novel Integrated Package-on-Package for Wafer Level and Panel Level Production
    Koh, Wei
    2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,
  • [29] Wafer Compression Molding Warpage Optimization for Wafer Level Package
    Xu, Cheng
    Sun, Peng
    Liu, Zhu
    Liu, Jun
    2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,
  • [30] A Study of Wafer Level Package Board Level Reliability
    Xu, Steven
    Keser, Beth
    Hau-Riege, Christine
    Bezuk, Steve
    Yau, You-Wen
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1204 - 1209