Large-Scale Monolithic Fabrication of III-V Vertical Nanowires on a Standard Si(100) Microelectronic Substrate

被引:6
|
作者
Lecestre, Aurelie [1 ]
Martin, Mickael [2 ]
Cristiano, Filadelfo [1 ]
Baron, Thierry [2 ]
Larrieu, Guilhem [1 ]
机构
[1] Univ Toulouse, INP, CNRS, LAAS CNRS, F-31031 Toulouse, France
[2] Univ Grenoble Alpes, CEA Leti Minatec, Grenoble INP, LTM,CNRS, F-38054 Grenoble, France
来源
ACS OMEGA | 2022年 / 7卷 / 07期
关键词
GAAS NANOWIRES; (001)-SI SUBSTRATE; ETCHING PROCESS; SILICON; GROWTH; INP; CHEMISTRIES; GASB;
D O I
10.1021/acsomega.1c05876
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Vertical III-V nanowires are of great interest for a large number of applications, but their integration still suffers from manufacturing difficulties of these one-dimensional nanostructures on the standard Si(100) microelectronic platform at a large scale. Here, a top-down approach based on the structure of a thin III-V epitaxial layer on Si was proposed to obtain monolithic GaAs or GaSb nanowires as well as GaAs-Si nanowires with an axial heterostructure. Based on a few complementary metal-oxide- semiconductor-compatible fabrication steps, III-V nanowires with a high crystalline quality as well as a uniform diameter (30 nm), morphology, positioning, and orientation were fabricated. In addition, the patterning control of nanowires at the nanoscale was thoroughly characterized by structural and chemical analyses to finely tune the key process parameters. To properly control the morphology of the nanowires during reactive-ion etching (RIE), the balance between the plasma properties and the formation of a protective layer on the nanowire sidewall was studied in detail. Furthermore, high-resolution microscopy analyses were performed to gain a better understanding of the protective layer's composition and to observe the crystalline quality of the nanowires. This approach paves the way for the possible scale-up integration of III-V-based nanowire devices with conventional Si/complementary metal-oxide-semiconductor technology.
引用
收藏
页码:5836 / 5843
页数:8
相关论文
共 26 条
  • [21] Nanoscale opening fabrication on Si (111) surface from SiO2 barrier for vertical growth of III-V nanowire arrays
    Shi, Tuanwei
    Wang, Xiaoye
    Wang, Baojun
    Wang, Wei
    Yang, Xiaoguang
    Yang, Wenyuan
    Chen, Qing
    Xu, Hongqi
    Xu, Shengyong
    Yang, Tao
    NANOTECHNOLOGY, 2015, 26 (26)
  • [22] Large-scale fabrication of single-phase Er2SiO5 nanocrystal aggregates using Si nanowires
    Suh, Kiseok
    Shin, Jung H.
    Seo, Seok-Jun
    Bae, Byeong-Soo
    APPLIED PHYSICS LETTERS, 2006, 89 (22)
  • [23] An experimental-theoretical atomic-scale study - in situ analysis of III-V on Si(100) growth for hybrid solar cells
    Supplie, Oliver
    Brueckner, Sebastian
    Romanyuk, Oleksandr
    May, Matthias M.
    Doescher, Henning
    Kleinschmidt, Peter
    Stange, Helena
    Dobrich, Anja
    Hoehn, Christian
    Lewerenz, Hans-Joachim
    Grosse, Frank
    Hannappel, Thomas
    2014 IEEE 40TH PHOTOVOLTAIC SPECIALIST CONFERENCE (PVSC), 2014, : 2797 - 2799
  • [24] Global electronic structure of semiconductor alloys through direct large-scale computations for III-V alloys GaxIn1-xP
    Zhang, Yong
    Wang, Lin-Wang
    PHYSICAL REVIEW B, 2011, 83 (16):
  • [25] Large-scale synthesis of Si3N4 nanowires by a modified carbothermal reduction method using graphite felt as growth substrate
    Wan, Shiqin
    Hao, Xu
    Zhao, Zheng
    Yu, Chang
    Li, Mengyi
    Wang, Qi
    MATERIALS LETTERS, 2023, 333
  • [26] Wafer-scale monolithic hybrid integration of Si-based IC and III-V epi-layersA mass manufacturable approach for active matrix micro-LED micro-displays
    Zhang, Lei
    Ou, Fang
    Chong, Wing Cheung
    Chen, Yijing
    Li, Qiming
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2018, 26 (03) : 137 - 145