Comparative Analysis of Various Off-Chip Bus Encoding Techniques

被引:0
|
作者
Karthik, A. [1 ]
Yellampalli, Siva [1 ]
机构
[1] UTL Technol Ltd, VTU Ext Ctr, Bangalore, Karnataka, India
来源
2015 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI) | 2015年
关键词
Bus Inversion Encoder (BIE); Distributed Bus Inversion Encoder (DBIE); Binary to Gray (B2G); Most Significant Bit Reference (MSB Ref); Middle Bit Reference (Mi Bit Ref); Modified Bit Reference (Mo Bit Ref);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the number of transistors in the chip has reached 2 billion, the power dissipation becomes the bottleneck in chip design, as power increases, the thermal dissipation also increases which in turn reduces the reliability of the chip and increases the packaging cost. Nowadays various power reduction techniques are adopted to target the power. Bus encoding technique is one among which reduces the dynamic power by reducing the switching activity in off chip wires. Various algorithms for bus encoding are proposed, this paper compares the different bus encoding scheme in terms of area, timing overhead and efficiency of power reduction and switching activity reduction.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Statistical Analysis of Off-chip Power-Integrity for Multicore Systems
    Han, Sodam
    Moon, Sungwook
    Son, Jungil
    Nam, Seungki
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 991 - 995
  • [22] Optimum voltage swing on on-chip and off-chip interconnect
    Svensson, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) : 1108 - 1112
  • [23] Analysis of the Effect of Off-chip Memory Access on the Performance of an NPU System
    Lee, Keonjoo
    Kang, Donghyun
    Kang, Duseok
    Ha, Soonhoi
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 13 - 18
  • [24] On-chip versus off-chip test: An artificial dichotomy
    Aitken, RC
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 1146 - 1146
  • [25] Hypermultiplexed Off-Chip Hologram by On-Chip Integrated Metasurface
    Liu, Xianjin
    Ma, Zhanying
    Zhang, Dasen
    Bao, Qiwen
    Liu, Zhenzhen
    Xiao, Jun-Jun
    ADVANCED OPTICAL MATERIALS, 2024, 12 (28):
  • [26] A power reduction method for off-chip interconnects
    Devisch, F
    Stiens, J
    Vounckx, R
    Kuijk, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 265 - 268
  • [27] OSM: Off-Chip Shared Memory for GPUs
    Darabi, Sina
    Yousefzadeh-Asl-Miandoab, Ehsan
    Akbarzadeh, Negar
    Falahati, Hajar
    Lotfi-Kamran, Pejman
    Sadrosadati, Mohammad
    Sarbazi-Azad, Hamid
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2022, 33 (12) : 3415 - 3429
  • [28] Development of seamless high off-chip connectivity
    Dibbs, M
    Garrou, P
    Chau, CC
    So, Y
    Frye, D
    Wagner, J
    Ousley, J
    Baugher, D
    Santandrea, J
    Connor, G
    MacPherson, J
    Adema, G
    Dean, P
    1997 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1997, 3235 : 138 - 143
  • [29] Overview of Carbon Nanotubes as Off-Chip Interconnects
    Zhang, Xia
    Wang, Teng
    Liu, Johan
    Andersson, Cristina
    ESTC 2008: 2ND ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 633 - +
  • [30] Off-chip Electrode Insulator Based Dielectrophoresis
    Zellner, Phillip
    Shake, Tyler
    Agah, Masoud
    Sahari, Ali
    Behkam, Bahareh
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 1668 - 1671