VLSI Architectures for Soft-Decision Decoding of Reed-Solomon Codes

被引:5
|
作者
Ahmed, Arshad [1 ]
Koetter, Ralf [2 ]
Shanbhag, Naresh R. [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
[2] Tech Univ Munich, Inst Commun Engn, D-80290 Munich, Germany
关键词
Berlekamp-Massey algorithm; Guruswami-Sudan algorithm; Koetter-Vardy algorithm; Reed-Solomon decoders; soft-decision decoding; VLSI architectures; SHIFT-REGISTER SYNTHESIS;
D O I
10.1109/TIT.2010.2095210
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Soft-decision decoding of Reed-Solomon codes delivers significant coding gains over classical minimum distance decoding. In this paper, we present architectures for polynomial interpolation and factorization, the two main steps of the soft-decoding algorithm. We introduce an algorithmic transformation for reducing the iterations required in generating the interpolation polynomial and present efficient architectures by sharing computations. We also describe algorithmic transformations for further reducing the interpolation and factorization latency. An area efficient, folded-pipelined version of the interpolation architecture is also described. Finally, we present an example of a Reed-Solomon soft decoder utilizing the presented architectures, having a 250 Mbps throughput.
引用
收藏
页码:648 / 667
页数:20
相关论文
共 50 条
  • [41] Reduced-complexity implementation of algebraic soft-decision decoding of Reed-Solomon codes
    Xia, HT
    Cruz, JR
    2004 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL V, PROCEEDINGS: DESIGN AND IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS INDUSTRY TECHNOLOGY TRACKS MACHINE LEARNING FOR SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING SIGNAL PROCESSING FOR EDUCATION, 2004, : 33 - 36
  • [42] Direct root computation architecture for algebraic soft-decision decoding of reed-solomon codes
    Ma, Jun
    Vardy, Alexander
    Wang, Zhongfeng
    Chen, Qinqin
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1409 - +
  • [43] Fast factorization architecture in soft-decision Reed-Solomon decoding
    Zhang, XM
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (04) : 413 - 426
  • [44] Scalable Interpolation Architecture for Soft-decision Reed-Solomon Decoding
    Zhu, Jiangli
    Zhang, Xinmiao
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 41 - 44
  • [45] An FPGA interpolation processor for soft-decision reed-solomon decoding
    Gross, WJ
    Kschischang, FR
    Gulak, PG
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 310 - 311
  • [46] Hardware Implementation of Soft-Decision Decoding for Reed-Solomon Code
    Kan, Makiko
    Okada, Satoshi
    Maehara, Takafumi
    Oguchi, Kazuhiro
    Yokokawa, Takashi
    Miyauchi, Toshiyuki
    2008 5TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND RELATED TOPICS, 2008, : 73 - 77
  • [47] Soft-decision Reed-Solomon decoding on partial response channels
    Cheng, MK
    Campello, J
    Siegel, PH
    GLOBECOM'02: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-3, CONFERENCE RECORDS: THE WORLD CONVERGES, 2002, : 1026 - 1030
  • [48] Fast factorization architecture in soft-decision Reed-Solomon decoding
    Zhang, XM
    Parhi, KK
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 101 - 106
  • [49] Efficient interpolation architecture for soft-decision Reed-Solomon decoding
    Zhu, Jiangli
    Zhang, Xinmiao
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 663 - 668
  • [50] Soft decision decoding of Reed-Solomon codes using sphere decoding
    Shayegh, Farnaz
    Soleymani, Mohammad Reza
    2008 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, PROCEEDINGS, VOLS 1-13, 2008, : 4489 - 4495