Fast-locking integer/fractional-N hybrid PLL frequency synthesizer

被引:0
|
作者
Woo, Kyoungho [1 ]
Ham, Donhee [1 ]
机构
[1] Harvard Univ, Elect Engn, Cambridge, MA 02138 USA
关键词
phase-locked loops; frequency synthesizers; integer-N PLLs; fractional-N PLLs; fast locking;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper introduces a new frequency synthesizer architecture that operates in a classical (no high-order EA modulator) fractional-N mode with a wide loop bandwidth in transient and in an integer-N mode with a narrow loop bandwidth in steady state. This unique hybrid operation is executed via simple reconfiguration of frequency dividers and loop filters in the same loop. The hybrid nature of the PLL allows for fast settling and design simplicity simultaneously, and also permits the loop bandwidth switching with the same charge pump current, all of which have been historically a significant hurdle. Behavioral simulations confirm the validity of the proposed approach.
引用
收藏
页码:674 / +
页数:2
相关论文
共 50 条
  • [1] Fast-locking hybrid PLL synthesizer combining integer & fractional divisions
    Woo, Kyoungho
    Liu, Yong
    Ham, Donhee
    2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, : 260 - 261
  • [2] A fast-locking fractional-N frequency synthesizer using a new variable bandwidth method
    Feng, Yan
    Xu, Jiangtao
    Wu, Minshun
    Chen, Guican
    IEICE ELECTRONICS EXPRESS, 2013, 10 (14):
  • [3] A fractional-N PLL frequency synthesizer design
    Kim, S
    Kim, Y
    Proceedings of the IEEE SoutheastCon 2004: EXCELLENCE IN ENGINEERING, SCIENCE, AND TECHNOLOGY, 2005, : 84 - 87
  • [4] A new fractional-N PLL frequency synthesizer
    Sumi, Y
    Obote, S
    Fukui, Y
    Tsuda, K
    Syoubu, K
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1997, 7 (05) : 395 - 405
  • [5] A hybrid ΔΣ fractional-N frequency synthesizer
    Riley, T
    Kostamovaara, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (04): : 176 - 180
  • [6] Initial Frequency Preset Technique for Fast Locking Fractional-N PLL Synthesizers
    Sohn, Jihoon
    Shin, Hyunchol
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) : 534 - 542
  • [7] Novel fractional-N PLL frequency synthesizer with reduced phase error
    Sumi, Y
    Obote, S
    Tsuda, K
    Syoubu, K
    Fukui, Y
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 45 - 48
  • [8] A fast 1.9 GHz fractional-N/integer frequency synthesizer with a self-tuning algorithm
    Huang, Shuilong
    Wang, Zhihua
    Ma, Huainan
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 203 - +
  • [9] COMPARISON OF SIGMA-DELTA MODULATOR FOR FRACTIONAL-N PLL FREQUENCY SYNTHESIZER
    Mao Xiaojian Yang Huazhong Wang Hui (Department of Electronic Engineering
    JournalofElectronics(China), 2007, (03) : 374 - 379
  • [10] A New Fractional-N Frequency Synthesizer using Nested-PLL Architecture
    Jamali, Mohammadreza
    Ebrahimi, Emad
    2017 25TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2017, : 188 - 192