High-level power estimation of FPGA

被引:9
|
作者
Abdelli, Nabil [1 ]
Fouilliart, A-M [1 ]
Julien, Nathalie [2 ]
Senn, Eric [2 ]
机构
[1] THALES Commun, 160,Blvd Valmy BP 82, F-92704 Colombes, France
[2] UBS Univ, CNRS, LESTER Lab, FRE2734, F-56321 Lorient, France
关键词
D O I
10.1109/ISIE.2007.4374721
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the success of battery-based personal computing devices and wireless communication systems, low power has become a key issue in embedded system design. As a result, designers are now encouraged to consider the impact of their decisions not only on speed and area performances, but also on power consumption throughout the entire design process. This paper presents our contribution in terms of power estimation and exploration methodology based on high-level power modeling approach of re-configurable devices such as field-programmable gate arrays (FPGA). In order to address the different abstraction levels and the various targets, a global methodology is proposed here to elaborate suitable models. With our high-level power model, the FPGA power estimation can be obtained at early stage of the design process. Experimental results indicate on a classical signal-processing algorithm; that the gap between measures and estimations is lower than 18%. From these models, several consumption optimizations can be deducted from the sensitivity metric..
引用
收藏
页码:925 / +
页数:2
相关论文
共 50 条
  • [21] Fast and accurate power estimation of FPGA DSP components based on high-level switching activity models
    Jevtic, Ruzica
    Carreras, Carlos
    Caffarena, Gabriel
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (07) : 653 - 668
  • [22] Methodology for high level estimation of FPGA power consumption
    Degalahal, Vijay
    Tuan, Tim
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 657 - 660
  • [23] High-level Performance Estimation of Image Processing Design Using FPGA
    Mars, S.
    El Mourabit, A.
    Moussa, A.
    Asrih, Z.
    El Hajjouji, I.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL AND INFORMATION TECHNOLOGIES (ICEIT), 2016, : 543 - 546
  • [24] Controller estimation for FPGA target architectures during high-level synthesis
    Menn, C
    Bringmann, O
    Rosenstiel, W
    ISSS'02: 15TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2002, : 56 - 61
  • [25] High-level area and power estimation for VLSI circuits
    Nemani, M
    Najm, FN
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 114 - 119
  • [26] High-level area and power estimation for VLSI circuits
    IEEE, Santa Clara, CA 95052, United States
    不详
    不详
    IEEE Trans Comput Aided Des Integr Circuits Syst, 6 (697-713):
  • [27] High-level area and power estimation for VLSI circuits
    Nemani, M
    Najm, FN
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 697 - 713
  • [28] Power Estimation Methodology for a High-Level Synthesis Framework
    Ahuja, Sumit
    Mathaikutty, Deepak A.
    Singh, Gaurav
    Stetzer, Joe
    Shukla, Sandeep K.
    Dingankar, Ajit
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 541 - +
  • [29] Efficient library characterization for high-level power estimation
    Ben Dhaou, I
    Tenhunen, H
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (06) : 657 - 661
  • [30] High-level power estimation and the area complexity of Boolean functions
    Nemani, M
    Najm, FN
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 329 - 334