High-level power estimation of FPGA

被引:9
|
作者
Abdelli, Nabil [1 ]
Fouilliart, A-M [1 ]
Julien, Nathalie [2 ]
Senn, Eric [2 ]
机构
[1] THALES Commun, 160,Blvd Valmy BP 82, F-92704 Colombes, France
[2] UBS Univ, CNRS, LESTER Lab, FRE2734, F-56321 Lorient, France
关键词
D O I
10.1109/ISIE.2007.4374721
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the success of battery-based personal computing devices and wireless communication systems, low power has become a key issue in embedded system design. As a result, designers are now encouraged to consider the impact of their decisions not only on speed and area performances, but also on power consumption throughout the entire design process. This paper presents our contribution in terms of power estimation and exploration methodology based on high-level power modeling approach of re-configurable devices such as field-programmable gate arrays (FPGA). In order to address the different abstraction levels and the various targets, a global methodology is proposed here to elaborate suitable models. With our high-level power model, the FPGA power estimation can be obtained at early stage of the design process. Experimental results indicate on a classical signal-processing algorithm; that the gap between measures and estimations is lower than 18%. From these models, several consumption optimizations can be deducted from the sensitivity metric..
引用
收藏
页码:925 / +
页数:2
相关论文
共 50 条
  • [1] High-level power estimation
    Landman, P
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 29 - 35
  • [2] High-Level Early Power Estimation of FPGA IP Based on Machine Learning
    Richa, Majdi
    Prevotet, Jean-Christophe
    Dardaillon, Mickael
    Mroue, Mohamad
    Samhat, Abed Ellatif
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [3] A High-Level Power Model for MPSoC on FPGA
    Piscitelli, Roberta
    Pimentel, Andy D.
    IEEE COMPUTER ARCHITECTURE LETTERS, 2012, 11 (01) : 13 - 16
  • [4] Power modeling for high-level power estimation
    Gupta, S
    Najm, FN
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (01) : 18 - 29
  • [5] High-level low power FPGA design methodology
    Wolff, FG
    Knieser, MJ
    Weyer, DJ
    Papachristou, CA
    PROCEEDINGS OF THE IEEE 2000 NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE: ENGINEERING TOMORROW, 2000, : 554 - 559
  • [6] Binary Division Power Models for High-Level Power Estimation of FPGA-Based DSP Circuits
    Jovanovic, Bojan
    Jevtic, Ruzica
    Carreras, Carlos
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2014, 10 (01) : 393 - 398
  • [7] High-level power modeling, estimation, and optimization
    Macii, E
    Pedram, M
    Somenzi, F
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 504 - 511
  • [8] Towards a high-level power estimation capability
    Nemani, M
    Najm, FN
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (06) : 588 - 598
  • [9] Modelling macromodules for high-level dynamic power estimation of FPGA-based digital designs
    Reimer, Axel
    Schulz, Arne
    Nebel, Wolfgang
    ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 151 - 154
  • [10] HAPE: A high-level area-power estimation framework for FPGA-based accelerators
    Makni, Mariem
    Niar, Smail
    Baklouti, Mouna
    Abid, Mohamed
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 63 : 11 - 27