Scalable digit-serial processor array architecture for finite field division

被引:16
|
作者
Ibrahim, Atef [1 ,2 ,3 ]
机构
[1] Prince Sattam Bin Abdulaziz Univ, Alkharj, Saudi Arabia
[2] Elect Res Inst, Cairo, Egypt
[3] Univ Victoria, ECE Dept, Victoria, BC, Canada
来源
MICROELECTRONICS JOURNAL | 2019年 / 85卷
关键词
Finite field division; Cryptosystems; Processor arrays; Hardware security; Hardware accelerators; SYSTOLIC ARCHITECTURES; MULTIPLICATIVE INVERSION; HIGH-SPEED; GF(2(M)); DESIGN; COMPLEXITY; INVERTER; DIVIDER;
D O I
10.1016/j.mejo.2019.01.011
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel scalable digit-serial processor array structure to perform division based on the Stein's division algorithm. The proposed processor array structure enables us to control the number of processing elements as well as the latency of the division operation. This makes us have more flexibility to control the area complexity and the time performance of the divider compared to the previously reported designs. Thus, the presented processor array structure can achieve the time performance requirement of a certain application with minimum hardware resources. The obtained results of the presented design and the previously published competitors' designs indicate that the presented design has a lower area-time product, for bus widths greater than or equal to 26-bits, by percentages ranging from 1.6% to 99% and has a lower energy consumption, for bus widths greater than or equal to 24-bits, by percentages ranging from 4.8% to 99.4% of the compared competitor designs.
引用
收藏
页码:83 / 91
页数:9
相关论文
共 50 条
  • [31] NOVEL CELL ARCHITECTURE FOR HIGH-PERFORMANCE DIGIT-SERIAL COMPUTATION
    AGGOUN, A
    ASHUR, A
    IBRAHIM, MK
    ELECTRONICS LETTERS, 1993, 29 (11) : 938 - 940
  • [32] New systolic array architecture for finite field division
    Ibrahim, Atef
    Elsimary, Hamed
    Gebali, Fayez
    IEICE ELECTRONICS EXPRESS, 2018, 15 (11):
  • [33] Digit-serial systolic multiplier for finite fields GF(2m)
    Guo, JH
    Wang, CL
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (02): : 143 - 148
  • [34] Low-Power Design for a Digit-Serial Polynomial Basis Finite Field Multiplier Using Factoring Technique
    Namin, Shoaleh Hashemi
    Wu, Huapeng
    Ahmadi, Majid
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 441 - 449
  • [35] New Scalable Digit-Serial Inverter Over GF(2m) for Embedded Applications
    Ibrahim, Atef
    Alsomani, Turki
    Gebali, Fayez
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 531 - 534
  • [36] Digit-serial systolic power-sum array in GF(2m)
    Lee, KJ
    Kim, KW
    Yoo, KY
    2001 INTERNATIONAL CONFERENCES ON INFO-TECH AND INFO-NET PROCEEDINGS, CONFERENCE A-G: INFO-TECH & INFO-NET: A KEY TO BETTER LIFE, 2001, : E134 - E139
  • [37] Digit-serial AB2 systolic architecture in GF(2m)
    Kim, NY
    Yoo, KY
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 608 - 614
  • [38] A New digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    2001 INTERNATIONAL CONFERENCES ON INFO-TECH AND INFO-NET PROCEEDINGS, CONFERENCE A-G: INFO-TECH & INFO-NET: A KEY TO BETTER LIFE, 2001, : E128 - E133
  • [39] An efficient digit-serial systolic multiplier for finite fields GF(2m)
    Kim, CH
    Han, SD
    Hong, CP
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 361 - 365
  • [40] Efficient digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2001, : 205 - 208