An Explicitly Parallel Architecture for Packet Parsing in Software Defined Networks

被引:0
|
作者
Zolfaghari, Hesam [1 ]
Rossi, Davide [2 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Lab Elect & Commun Engn, Tampere, Finland
[2] Univ Bologna, Dept Elect Elect & Informat Engn, Bologna, Italy
关键词
Packet Parsing; Software Defined Networking; Explicit Parallelism; Very Long Instruction Word; Packet Processing Pipeline;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Packet parsing is the first step in processing of packets in devices such as network switches and routers. The process of packet parsing has become more challenging due to the increase in line rates and emergence of Software Defined Networking which leads to new protocols being adopted. In this paper, we present a novel architecture for parsing of packets. The architecture is fully programmable and is not tied to any specific protocol. It can be programmed to parse any protocol making it suitable for Software Defined Networks. Compared with the parser used in the Reconfigurable Match Tables, our parser improves supported throughput by a factor of 3.2. Moreover, to achieve the target throughput of 640 Gbps, our parser needs only 2 percent of the number of gates used in the parsers of Reconfigurable Match Tables.
引用
收藏
页码:73 / 76
页数:4
相关论文
共 50 条
  • [1] An Explicitly Parallel Architecture for Packet Processing in Software Defined Networks
    Zolfaghari, Hesam
    Rossi, Davide
    Nurmi, Jari
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
  • [2] Low-latency Packet Parsing in Software Defined Networks
    Zolfaghari, Hesam
    Rossi, Davide
    Nurmi, Jari
    2018 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2018,
  • [3] Software for Explicitly Parallel Memory-Centric Processor Architecture
    Dokoski, Goce
    Efnusheva, Danijela
    Tentov, Aristotel
    Kalendar, Marija
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON APPLIED INNOVATIONS IN IT, 2015, 3 : 37 - 40
  • [4] An efficient packet parser architecture for software-defined 5G networks
    Yazdinejad, Abbas
    Dehghantanha, Ali
    Karimipour, Hadis
    Srivastava, Gautam
    Parizi, Reza M.
    PHYSICAL COMMUNICATION, 2022, 53
  • [5] An Architecture for Software Defined Drone Networks
    Alharthi, Mohannad
    Taha, Abd-Elhamid M.
    Hassanein, Hossam S.
    ICC 2019 - 2019 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2019,
  • [6] A Configurable Packet Classification Architecture for Software-Defined Networking
    Perez, K. Guerra
    Yang, X.
    Scott-Hayward, S.
    Sezer, S.
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 353 - 358
  • [7] A WebRTC Architecture Assisted by Software Defined Networks
    Unver, Alp
    Kheibari, Bita
    Sayit, Mtige
    2020 28TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2020,
  • [8] Architecture of Segmentation Service of Software Defined Networks
    Perepelkin, Dmitry
    Tsyganov, Ilya
    Ivanchikova, Maria
    2020 9TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2020, : 599 - 603
  • [10] An Architecture for Hierarchical Software-Defined Vehicular Networks
    Correia, Sergio
    Boukerche, Azzedine
    Meneguette, Rodolfo I.
    IEEE COMMUNICATIONS MAGAZINE, 2017, 55 (07) : 80 - 86