Static timing analysis including power supply noise effect on propagation delay in VLSI circuits

被引:0
|
作者
Bai, G [1 ]
Bobba, S [1 ]
Hajj, IN [1 ]
机构
[1] Univ Illinois, CSRL & ECE Dept, Urbana, IL 61801 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents techniques to include the effect of supply voltage noise on the circuit propagation delay of a digital VLSI circuit. The proposed methods rely on an input-independent approach to calculate the logic gate's worst-case power supply noise. A quasi-static timing analysis is then applied to derive a tight upper-bound on the delay for a selected path with power supply noise effects. This upper-bound can be further reduced by considering the logic constraints and dependencies in the circuit. Experimental results for ISCAS-85 benchmark circuits are presented using the techniques described in the paper. HSPICE simulation results are also used to validate our work.
引用
收藏
页码:295 / 300
页数:6
相关论文
共 50 条
  • [21] Delay analysis of UDSM CMOS VLSI circuits
    Samanta, Jagannath
    De, Bishnu Prasad
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 135 - 143
  • [22] POWER-SUPPLY CURRENT DIAGNOSIS OF VLSI CIRCUITS
    FRENZEL, JF
    IEEE TRANSACTIONS ON RELIABILITY, 1994, 43 (01) : 30 - 38
  • [23] Behavioral Modeling of Timing Slack Variation in Digital Circuits Due to Power Supply Noise
    Na, Taesik
    Mukhopadhyay, Saibal
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 281 - 284
  • [24] Fast transient power and noise estimation for VLSI circuits
    Eisenmann, Wolfgang T.
    Graeb, Helmut E.
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 252 - 257
  • [25] Including inductance in static timing analysis
    Shebaita, Ahmed
    Petranovic, Dusan
    Ismail, Yehea
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 686 - +
  • [26] Effects of inductance on the propagation delay and repeater insertion in VLSI circuits: A summary
    Ismall, Yehea I.
    Friedman, Eby G.
    IEEE Circuits and Systems Magazine, 2003, 3 (01) : 24 - 28
  • [27] Analysis and optimization of static power considering transition dependency of leakage current in VLSI circuits
    Abdollahi, A
    Fallah, F
    Pedram, M
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 77 - 82
  • [28] Crosstalk Noise and Signal Propagation Delay Analysis in Submicron CMOS Integrated Circuits
    Bouazza, Ahlam Guen
    Bouazza, Benyounes
    2012 6TH INTERNATIONAL CONFERENCE ON SCIENCES OF ELECTRONICS, TECHNOLOGIES OF INFORMATION AND TELECOMMUNICATIONS (SETIT), 2012, : 155 - 160
  • [29] A timing analysis tool for VLSI CMOS synchronous circuits
    Uebel, LF
    Bampi, S
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 516 - 519
  • [30] Power supply noise in delay testing
    Wang, Jing
    Walker, D. M. H.
    Majhi, Ananta
    Kruseman, Bram
    Gronthoud, Guido
    Villagra, Luis Elvira
    van de Wiel, Paul
    Eichenberger, Stefan
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 510 - +