FPGA-Based Digital Down Converter for GSM Application

被引:0
|
作者
Datta, Debarshi [1 ]
Mitra, Partha [1 ]
Dutta, Himadri Sekhar [2 ]
机构
[1] MAKAUT, Brainware Grp Inst, Elect & Commun Engn Dept, Kolkata, India
[2] MAKAUT, Dept Kalyani Govt Engn Coll, Elect & Commun Engn, Nadia, India
关键词
Coordinate Rotation Digital Computer (CORDIC); Cascaded integrated comb (CIC); Digital down converter (DDC); Half-band (HB); Systolic Symmetric Finite Impulse Response (SSFIR); Field Programmable Gate Array (FPGA);
D O I
10.1109/vlsidcs47293.2020.9179939
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for digital down converter (DDC) is the cornerstone technology in software radio standard, which converts the frequency translation, especially in down-converted complex output. This paper briefs design and implementation of reconfigurable DDC that can process input bandwidth about 70MHz to 270 KHz to meet the specifications of Global System for Mobile (GSM) receiver. The proposed design consists of COordinate Rotation Digital Computer (CORDIC) processor and multi-rate decimation filters. By using CORDIC processor the design has achieved maximum spurious-free dynamic range (SFDR). Moreover, implementation of multi-rate decimation filter requires small hardware resources and improves the performance of the DDC design. The proposed DDC has been designed and tested on Xilinx Kintex-7 field programmable gate array (FPGA) board. The advantages of using this flexible DDC can produce a specific output. Experimental results show that the proposed DDC is operated on high processing speed with optimum area to provide cost effective solution in mobile application.
引用
收藏
页码:299 / 303
页数:5
相关论文
共 50 条
  • [31] Design and FPGA Implementation of Flexible and Efficiency Digital Down Converter
    Wu Changrui
    Kong Chao
    Xie Shigen
    Cai Huizhi
    2010 IEEE 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS (ICSP2010), VOLS I-III, 2010, : 438 - +
  • [32] FPGA implementation of Digital Down Converter using CORDIC algorithm
    Agarwal, Ashok
    Lakshmi, B.
    INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEM DESIGN, 2013, 8760
  • [33] Ac/ac multicell converter analysis on the basis of FPGA-based model of the converter
    Stala, Robert
    PRZEGLAD ELEKTROTECHNICZNY, 2007, 83 (10): : 28 - 36
  • [34] Design and Calibration Techniques for a Multichannel FPGA-Based Time-to-Digital Converter in an Object Positioning System
    Choi, Kyu-Jin
    Jee, Dong-Woo
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2021, 70
  • [35] Synchronous Adaptive Resolver-to-Digital Converter for FPGA-Based High-Performance Control Loops
    Sabatini, Valerio
    Di Benedetto, Marco
    Lidozzi, Alessandro
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (10) : 3972 - 3982
  • [36] FPGA-Based Self-Calibrating Time-to-Digital Converter for Time-of-Flight Experiments
    Junnarkar, Sachin S.
    O'Connor, Paul
    Vaska, Paul
    Fontaine, Rejean
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (04) : 2374 - 2379
  • [37] FPGA-based control of power converter: Comparing alternative solutions
    Bastos, JL
    Farronato, LM
    Figueroa, HP
    Franzoni, D
    Lentijo, S
    Monti, A
    Smith, A
    Wu, X
    APEC 2005: TWENTIETH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-3, 2005, : 1983 - 1989
  • [38] Converter Power Losses Computation by FPGA-based HIL Simulator
    Dragoun, Jaroslav
    Talla, Jakub
    Kosan, Tomas
    2019 24TH INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2019, : 39 - 42
  • [39] FPGA-Based Model Predictive Controller for Direct Matrix Converter
    Gulbudak, Ozan
    Santi, Enrico
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2016, 63 (07) : 4560 - 4570
  • [40] Digital Qubits for FPGA-based Homogenous Quantum Coprocessor
    Hlukhov, Valerii
    PROCEEDINGS OF THE THE 11TH IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS (IDAACS'2021), VOL 1, 2021, : 318 - 322