Performance evaluation of neural network hardware using time-shared bus and integer representation architecture

被引:0
|
作者
Yasunaga, M
Ochiai, T
机构
[1] Univ of Tsukuba, Tsukuba-shi, Japan
关键词
neural networks; parallel computing; parallel programming language; performance evaluation; scalability;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Neural network hardware using time-shared bus and integer representation architecture has already been fabricated and reported from the design viewpoint. However, nothing related to performance evaluation of hardware has yet been presented. Computation-speed, scalability and learning accuracy of hardware are evaluated theoretically and experimentally using a Back Propagation (BP) algorithm. In addition, a mirror-weight assignment technique is proposed for high-speed computation in the BP. NETTalk, an English-pronunciation-reasoning task, has been chosen as the target application for the BP. In the experiment, recently-developed neuro-hardware based on the above architecture and its parallel programming language are used. An outline of the language is described along with BP programming. Mirror-weight assignment allows maximum speed at 55.0 MCUPS (Million Connections Updated Per Second) using 256 neurons in the hidden-layer (numbers of neurons in input- and output-layers are fixed at 203 and 26 respectively in NETTalk). In addition, if scalability is defined as a function of the number of neurons in the hidden-layer, the machine retains high scalability at 0.5 if such a maximum speed needs to be used. No degradation in learning accuracy occurs when experimental results computed using the neuro-hardware are compared with those obtained by floating-point representation architecture (workstation). The experiment indicates that the present integer representational design of the neuro-hardware is sufficient for NETTalk. Performance has been evaluated theoretically. evaluation purposes, it is assumed that most of the execution-time is taken up by bus cycles. On the basis of this assumption, an analytical model of computation-speed and scalability is proposed. Analytical predictions agreed well with experimental results.
引用
收藏
页码:888 / 896
页数:9
相关论文
共 50 条
  • [31] A mixed-integer network DEA with shared inputs and undesirable outputs for performance evaluation: Efficiency measurement of bank branches
    Omrani, Hashem
    Oveysi, Zeynab
    Emrouznejad, Ali
    Teplova, Tamara
    JOURNAL OF THE OPERATIONAL RESEARCH SOCIETY, 2023, 74 (04) : 1150 - 1165
  • [32] Real Time Dynamic Evaluation and Interactive Performance Test Based on Network Architecture
    Liu, Tingting
    MECHATRONICS ENGINEERING, COMPUTING AND INFORMATION TECHNOLOGY, 2014, 556-562 : 5700 - 5704
  • [33] Performance evaluation of a grid computing architecture using Realtime Network Monitoring
    Jeong, YS
    Xu, CZ
    PARALLEL AND DISTRIBUTED PROCESSING AND APPLICATIONS, PROCEEDINGS, 2004, 3358 : 382 - 386
  • [34] An FPGA-Based Performance Evaluation of Artificial Neural Network Architecture Algorithm for IoT
    Teodoro, Arthur A. M.
    Gomes, Otavio S. M.
    Saadi, Muhammad
    Silva, Bruno A.
    Rosa, Renata L.
    Rodriguez, Demostenes Z.
    WIRELESS PERSONAL COMMUNICATIONS, 2022, 127 (02) : 1085 - 1116
  • [35] An FPGA-Based Performance Evaluation of Artificial Neural Network Architecture Algorithm for IoT
    Arthur A. M. Teodoro
    Otávio S. M. Gomes
    Muhammad Saadi
    Bruno A. Silva
    Renata L. Rosa
    Demóstenes Z. Rodríguez
    Wireless Personal Communications, 2022, 127 : 1085 - 1116
  • [36] Performance Improvement of Hardware/Software Architecture for Real-Time Bio Application Using MPSoC
    Prasath, Raveendran Arun
    Kumar, Parasuraman Ganesh
    Sakthivel, Erulappan
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2017, 23 (02): : 351 - 357
  • [37] A real-time hardware fault detector using an artificial neural network for distance protection
    Venkatesan, R
    Balamurugan, B
    IEEE TRANSACTIONS ON POWER DELIVERY, 2001, 16 (01) : 75 - 82
  • [38] Performance evaluation of air ejectors using artificial neural network approach
    Gupta, Pradeep
    Rao, Srisha M., V
    Kumar, Pramod
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2023, 48 (02):
  • [39] Hamming Code Performance Evaluation using Artificial Neural Network Decoder
    Vaz, Aldrin Claytus
    Nayak, C. Gurudas
    Nayak, Dayananda
    2019 15TH INTERNATIONAL CONFERENCE ON ENGINEERING OF MODERN ELECTRIC SYSTEMS (EMES), 2019, : 37 - 40
  • [40] Performance Evaluation of Predictive Replica Selection Using Neural Network Approaches
    Naseera, Shaik
    Murthy, K. V. Madhu
    IAMA: 2009 INTERNATIONAL CONFERENCE ON INTELLIGENT AGENT & MULTI-AGENT SYSTEMS, 2009, : 111 - 116