Selective Flip-Flop Optimization for Reliable Digital Circuit Design

被引:4
|
作者
Golanbari, Mohammad Saber [1 ]
Kiamehr, Saman [1 ]
Ebrahimi, Mojtaba [1 ]
Tahoori, Mehdi B. [1 ]
机构
[1] Karlsruhe Inst Technol, Chair Dependable Nano Comp, D-76131 Karlsruhe, Germany
关键词
Stress; Aging; Delays; Transistors; Integrated circuit reliability; bias temperature instability (BTI); flip-flop; IR drop; reliability; voltage drop; HIGH-PERFORMANCE; LOW-POWER; IMPACT;
D O I
10.1109/TCAD.2019.2917848
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Runtime variability sources, such as bias temperature instability (BTI) and supply voltage fluctuation affect both timing and functionality of the flip-flops inside a VLSI circuit. In this paper, we propose a method to improve the timing and reliability of the VLSI circuits by optimizing the flip-flops for resiliency against aging and supply voltage fluctuation. In the proposed selective reliability optimization method, we first extend the standard cell libraries by adding optimized versions of the flip-flops designed for better resiliency against severe BTI impact and/or supply voltage fluctuation. Then, we optimize the VLSI circuit by replacing the aging-critical and voltage-drop-critical flip-flops (VC) of the circuit with the reliability-optimized versions to improve the timing and the reliability of the entire circuit in a cost-effective way. The simulation results show that incorporating the optimized flip-flops in a processor can prolong the lifetime of the processor by 36.9% compared to the original design, which translates into better reliability. This is achieved with negligible leakage overhead (less than 0.1% on the processor) and no area overhead which facilitates the integration of the proposed method in the standard VLSI design flow.
引用
收藏
页码:1484 / 1497
页数:14
相关论文
共 50 条
  • [21] Design and Algorithm for Clock Gating and Flip-flop Co-optimization
    Yang, Giyoung
    Kim, Taewhan
    2018 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) DIGEST OF TECHNICAL PAPERS, 2018,
  • [22] Switched flip-flop based preprocessing circuit for ISFETs
    Kollár, M
    SENSORS, 2005, 5 (03): : 118 - 125
  • [23] PREDICTION OF INTEGRATED FLIP-FLOP CIRCUIT RADIATION VULNERABILITY
    CHANG, WW
    RAYMOND, JP
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1967, NS14 (06) : 223 - &
  • [24] Optimization in Fuzzy Flip-Flop Neural Networks
    Lovassy, Rita
    Koczy, Laszlo T.
    Gal, Laszlo
    COMPUTATIONAL INTELLIGENCE IN ENGINEERING, 2010, 313 : 337 - 348
  • [25] Self-blocking flip-flop design
    Li, X.
    Jia, S.
    Liang, X.
    Wang, Y.
    ELECTRONICS LETTERS, 2012, 48 (02) : 82 - U50
  • [26] A Reversible Flip-flop Design with Configurable Function
    Wu Y.
    Wang L.-Y.
    Chu Z.-F.
    Xia Y.-S.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2022, 50 (06): : 1466 - 1471
  • [27] Flip-flop flap
    Reebs, Stephan
    NATURAL HISTORY, 2007, 116 (07) : 12 - 12
  • [28] FLIP-FLOP OSCILLATOR
    KRAUS, K
    ELECTRONICS WORLD & WIRELESS WORLD, 1990, 96 (1652): : 528 - 528
  • [29] SR FLIP-FLOP
    DILLON, K
    WIRELESS WORLD, 1977, 83 (1503): : 52 - 52
  • [30] A FLIP-FLOP INTERFEROMETER
    STEPHAN, G
    AISSAOUI, B
    KELLOU, A
    IEEE JOURNAL OF QUANTUM ELECTRONICS, 1987, 23 (04) : 458 - 460