The Y-architecture for on-chip interconnect: Analysis and methodology

被引:0
|
作者
Chen, HY [1 ]
Cheng, CK [1 ]
Kahng, AB [1 ]
Mandoiu, I [1 ]
Wang, QK [1 ]
Yao, B [1 ]
机构
[1] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Y-architecture for on-chip interconnect is based on pervasive use Of 0-, 120-, and 240-degree oriented semi-global and global wiring. Its use of three uniform directions exploits on-chip routing resources more efficiently than traditional Manhattan wiring architecture. This paper gives in-depth analysis of deployment issues associated with the Y-architecture. Our contributions are as follows: (1) We analyze communication capability (throughput of meshes) for different interconnect architectures using a multi-commodity flow approach and a Rentian communication model. Throughput of the Y-architecture is largely improved compared to the Manhattan architecture, and is close to the throughput of the X-architecture. (2) We propose a symmetrical Y clock tree structure with better total wire length compared to both H and X clock tree structures, and better path length compared to the H tree. (3) We discuss power distribution under the Y-architecture, and give analytical and SPICE simulation results showing that the power network in Y-architecture can achieve 8.5% less IR drop than an equally-resourced power network in Manhattan architecture. (4) We propose the use of via tunnels and banks of via tunnels as a technique for improving routability for Manhattan and Y-architectures.
引用
收藏
页码:13 / 19
页数:7
相关论文
共 50 条
  • [31] Shielding effect of on-chip interconnect inductance
    El-Moursy, MA
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 396 - 400
  • [32] Scaling Optical Communication for On-Chip Interconnect
    Binggeli, Mat
    Li, Feng
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1178 - 1183
  • [33] Analysis of a Network Interface for an On-Chip Network Architecture
    Ojeda, Byron
    Saenz, Mayerly
    Alulema, Veronica
    Alulema, Darwin
    INTELLIGENT TECHNOLOGIES: DESIGN AND APPLICATIONS FOR SOCIETY, CITIS 2022, 2023, 607 : 72 - 80
  • [34] Evaluation and Analysis of an on-chip Safety System Architecture
    Hayek, Ali
    Boercsoek, Josef
    2014 11TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2014,
  • [35] Exploration of a Heterogeneous Concentrated-Sparse On-Chip Interconnect for Energy Efficient Multicore Architecture
    Xu, Thomas Canhao
    Leppanen, Ville
    Forsell, Martti
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (CIT), 2014, : 204 - 211
  • [36] Thermal effect analysis of silicon microring optical switch for on-chip interconnect
    Xiongfeng Fang
    Lin Yang
    Journal of Semiconductors, 2017, (10) : 74 - 78
  • [37] Pure Nodal Analysis for Efficient On-Chip Interconnect Model Order Reduction
    Liu, Frank
    Feldmann, Peter
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2493 - 2496
  • [38] Thermal effect analysis of silicon microring optical switch for on-chip interconnect
    Xiongfeng Fang
    Lin Yang
    Journal of Semiconductors, 2017, 38 (10) : 74 - 78
  • [39] Survey of critical failure events in on-chip interconnect by fault tree analysis
    Yokogawa, Shinji
    Kunii, Kyousuke
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (07)
  • [40] Towards a Scalable Test Solution for the Analysis of Interconnect Shorts in on-Chip Networks
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    2016 IEEE 24TH INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS AND SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2016, : 394 - 399