ampliher linearization;
automatic frequency control;
class-AB amplifier;
direct conversion;
IEEE;
802.11a;
orthogonal frequency division multiplexing (OFDM);
power amplifier;
RF transceiver;
receiver;
synthesizer;
transconductance linearization;
transmitter;
wireless LAN (WLAN);
D O I:
10.1109/JSSC.2003.819085
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
A fully integrated CMOS direct-conversion 5-GHz transceiver with automatic frequency control is implemented in a 0.18-mum digital CMOS process and housed in an LPCC-48 package, This chip, along with a companion baseband chip, provides a complete 802.11a solution The transceiver consumes 150 mW in receive mode and 380 mW in transmit mode while transmitting +15-dBm output power. The receiver achieves a sensitivity of better than -93.7 dBm and -73.9 dBm for 6 Mb/s and 54 Mb/s, respectively (even using hard-decision decoding). The transceiver achieves a 4-dB receive noise figure and a +23-dBm transmitter saturated output power. The transmitter also achieves a transmit error vactor magnitude of -33 dB. The IC occupies a total die area of 11.7 mm(2) and is packaged in a 48-pin LPCC package. The chip passes better than +/-2.5-kV ESD performance. Various integrated self-contained or system-level calibration capabilities allow for high performance and high yield.