LVCMOS I/O Standard And Drive Strength Based Energy Efficient Design on Ultra Scale FPGA

被引:0
|
作者
Kumar, Tanesh [1 ]
Pandey, Bishwajeet [1 ]
Das, Teerath [1 ]
机构
[1] South Asian Univ, Dept Comp Sci, Delhi, India
来源
2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE) | 2013年
关键词
I/O standard; LVCMOS; Drive Strength; FPGA; Frequency Meter; I/Os Power;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper by using Drive Strength techniques and Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) I/O standards, we have designed energy efficient Frequency Meter in Xilinx ISE 14.4 and implemented on -2 speed grade, XC6VLX75T device and virtex-6 FPGA. We have used four different drive strength that is 2mA, 4mA, 6mA and 8mA and we have taken four different types of LVCMOS that includes LVCMOS25, LVCMOS18, LVCMOS15 and LVCMOS12. We observed that while operating this frequency meter at frequencies like 1GHz, 10GHz, 100GHz and 1THz, the I/O power reduction of LVCMOS12 is 30%, 54% and 68% less than LVCMOS15, LVCMOS18 and LVCMOS25 respectively, while the drive strength is taken as 2mA. On 4mA drive strength, the I/O power reduction of LVCMOS12 is 31%, 45% and 68% less than LVCMOS15, LVCMOS18 and LVCMOS25 respectively. When operating this frequency meter with 8mA drive strength and device operating frequency in range of 1GHz-1THz, the I/O power reduction of LVCMOS12 is 32%, 44% and 70% less than LVCMOS15, LVCMOS18 and LVCMOS25 respectively.
引用
收藏
页码:116 / 119
页数:4
相关论文
共 50 条
  • [31] Simulation of HSTL I/O Standard Based Energy Efficient Frame Buffer For Digital Image Processor
    Kumar, T.
    Pandey, B.
    Limbu, Madhu M.
    Das, T.
    Kumar, Akash
    2014 INTERNATIONAL CONFERENCE ON ROBOTICS AND EMERGING ALLIED TECHNOLOGIES IN ENGINEERING (ICREATE), 2014, : 16 - 20
  • [32] An Ultra Energy Efficient Streaming-based FPGA Accelerator for Lightweight Neural Network
    Chen, Shaoyi
    Zhou, Zhiqi
    Ha, Yajun
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3111 - 3114
  • [33] Simulation of HSTL IO Standard Based Energy Efficient Punjabi Unicode Reader on FPGA
    Pandey, Bishwajeet
    Singh, Gurpreet
    Parhyar, Rashid Siddique
    Farooq, Umar
    Kumar, Tanesh
    2014 INTERNATIONAL CONFERENCE ON OPEN SOURCE SYSTEMS AND TECHNOLOGIES (ICOSST), 2014, : 62 - 64
  • [34] Scaling of Output Load in Energy Efficient FIR Filter for Green Communication on Ultra-Scale FPGA
    Pandey, Bishwajeet
    Pandey, Nisha
    Kaur, Amanpreet
    Hussain, D. M. Akbar
    Das, Bhagwan
    Tomar, Geetam S.
    WIRELESS PERSONAL COMMUNICATIONS, 2019, 106 (04) : 1813 - 1826
  • [35] Scaling of Output Load in Energy Efficient FIR Filter for Green Communication on Ultra-Scale FPGA
    Bishwajeet Pandey
    Nisha Pandey
    Amanpreet Kaur
    D. M. Akbar Hussain
    Bhagwan Das
    Geetam S. Tomar
    Wireless Personal Communications, 2019, 106 : 1813 - 1826
  • [36] Simulation of CMOS IO Standard Based Energy Efficient Gurmukhi Unicode Reader on FPGA
    Pandey, Bishwajeet
    Singh, Gurpreet
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 917 - 920
  • [37] SSTL IO Standard Based Power Efficient Data Processing Device Design on FPGA
    Garg, Diya
    Sohal, Harsh
    Ahuja, Sachin
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [38] Low Power High Performance ROM Design on FPGA using LVDCI I/O Standard
    Saini, Rishita
    Bansal, Neha
    Bansal, Meenakshi
    Pandey, Bishwajeet
    Kalra, Lakshay
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 935 - 939
  • [39] HSTL IO standard based energy efficient multiplier design using Nikhilam navatashcaramam dashatah on 28nm FPGA
    Madhok, Shivani
    Pandey, Bishwajeet
    Kaur, Amanpreet
    Minver, Mohamed Hashim
    Akbar Hussain, D.M.
    International Journal of Control and Automation, 2015, 8 (08): : 35 - 44
  • [40] FPGA based configurable I/O system for real-time AC drive controllers
    Woodward, DR
    Levy, DC
    Harley, RG
    ALGORITHMS AND ARCHITECTURES FOR REAL-TIME CONTROL 1997, 1997, : 305 - 306