On the VCO/Frequency Divider Interface in Cryogenic CMOS PLL for Quantum Computing Applications

被引:4
|
作者
Gira, Gabriele [1 ]
Ferraro, Elena [2 ]
Borgarino, Mattia [1 ]
机构
[1] Univ Modena & Reggio Emilia, Dept Enzo Ferrari Engn, Via Vivarelli 10,Int 1, I-41125 Modena, Italy
[2] CNR, IMM Unit Agrate Brianza, Via Olivetti 2, I-20864 Agrate Brianza, Italy
关键词
CMOS; PLL; VCO; qubit; design; modeling; TRANSISTORS; TECHNOLOGY; OPERATION; LOGIC; NOISE;
D O I
10.3390/electronics10192404
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The availability of quantum microprocessors is mandatory, to efficiently run those quantum algorithms promising a radical leap forward in computation capability. Silicon-based nanostructured qubits appear today as a very interesting approach, because of their higher information density, longer coherence times, fast operation gates, and compatibility with the actual CMOS technology. In particular, thanks to their phase noise properties, the actual CMOS RFIC Phase-Locked Loops (PLL) and Phase-Locked Oscillators (PLO) are interesting circuits to synthesize control signals for spintronic qubits. In a quantum microprocessor, these circuits should operate close to the qubits, that is, at cryogenic temperatures. The lack of commercial cryogenic Design Kits (DK) may make the interface between the Voltage Controlled Oscillator (VCO) and the Frequency Divider (FD) a serious issue. Nevertheless, currently this issue has not been systematically addressed in the literature. The aim of the present paper is to investigate the VCO/FD interface when the temperature drops from room to cryogenic. To this purpose, physical models of electronics passive/active devices and equivalent circuits of VCO and the FD were developed at room and cryogenic temperatures. The modeling activity has led to design guidelines for the VCO/FD interface, useful in the absence of cryogenic DKs.
引用
收藏
页数:19
相关论文
共 50 条
  • [41] A 6.5-GHz Cryogenic All-Pass Filter Circulator in 40-nm CMOS for Quantum Computing Applications
    Ruffino, Andrea
    Peng, Yatao
    Sebastiano, Fabio
    Babaie, Masoud
    Charbon, Edoardo
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 107 - 110
  • [42] A CMOS Frequency divider for 2.4/5GHz WLAN Applications with a Simplified Structure
    Yu, Q.
    Liu, Y.
    Yu, X. P.
    Lim, W. M.
    Yang, F.
    Zhang, X. L.
    Peng, Y.
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (04) : 329 - 335
  • [43] Cryogenic CMOS Circuits and Systems: Challenges and Opportunities in Designing the Electronic Interface for Quantum Processors
    Charbon, Edoardo
    Babaie, Masoud
    Vladimirescu, Andrei
    Sebastiano, Fabio
    IEEE MICROWAVE MAGAZINE, 2021, 22 (01) : 60 - 78
  • [44] A 2.4-GHz ring-oscillator-based CMOS frequency synthesizer with a fractional divider dual-PLL architecture
    Shu, ZN
    Lee, KL
    Leung, BH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 452 - 462
  • [45] Effective Channel Mobility Extraction and Modeling of 10-nm Bulk CMOS FinFETs in Cryogenic Temperature Operation for Quantum Computing Applications
    Gupta, Sumreti
    Singh, Sujit Kumar
    Vega, Reinaldo A.
    Dixit, Abhisek
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (04) : 1815 - 1822
  • [46] Differential VCO and passive frequency doubler in 0.18 μm CMOS for 24GHz applications
    Ozis, Dicle
    Neihart, Nathan M.
    Allstot, David J.
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 45 - +
  • [47] Differential VCO and passive frequency doubler in 0.18μm CMOS for 24GHz applications
    Ozis, Dicle
    Neihart, Nathan M.
    Allstot, David J.
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 33 - 36
  • [48] A Cryo-CMOS Digital Cell Library for Quantum Computing Applications
    Schriek, E.
    Sebastiano, F.
    Charbon, E.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 310 - 313
  • [49] Design and Analysis of High Performance Frequency Divider in 32 nm CMOS Technology for Biomedical Applications
    Grewal, Sanjay
    Shah, Owais Ahmad
    INTERNATIONAL JOURNAL OF ONLINE AND BIOMEDICAL ENGINEERING, 2023, 19 (07) : 69 - 87
  • [50] High-Frequency Half-Integral Subharmonic Locked Ring-VCO-Based Scalable PLL in 90 nm CMOS
    Lee, Sang-yeop
    Amakawa, Shuhei
    Ishihara, Noboru
    Masu, Kazuya
    2010 ASIA-PACIFIC MICROWAVE CONFERENCE, 2010, : 586 - 589