Electrical-optical high speed serial server scalability link

被引:0
|
作者
de Araujo, D. N. [1 ]
Mutnury, B. [2 ]
Cases, M. [2 ]
机构
[1] Ansoft Corp, 11782 Jollyville Rd,Ste 212, Austin, TX 78758 USA
[2] IBM Corp, Syst Technol Grp, Austin, TX 78758 USA
来源
57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increased demand for performance has driven a significant increase in the data rate and the complexity of today's high speed systems and interconnect. While skin effects and dielectric loss are significant sources of limitation of current high-speed digital communication [1], equalization at the transmitter, receiver, and interconnect has extended the range and performance of copper links. Electrical copper links are typically used to interconnect multiple processor subsystems to build symmetric multi-processor (SMP) systems, as well as to connect input/output (I/O) subsystems across relative long distances. During the electrical design and validation of a highly scalable, modular SMP server [3] with data rates of 3.2 GT/s (GigaTransfers per second) and higher, a test vehicle was designed and built. The goal was to characterize and contrast an all-copper external cable and a copper-to-optical interconnect technology, and to understand how to achieve the overall system design goals from the perspective of link performance, electrical challenges, and physical design constraints. Key design parameters have been modeled and correlated with laboratory measurements such as AC coupling capacitor selection and layout optimization, via stub, back-drilling, and signal launch effects. Modeling techniques and correlation challenges are discussed in this paper.
引用
收藏
页码:1646 / +
页数:2
相关论文
共 50 条
  • [1] Electrical-optical high speed serial server scalability link
    de Araujo, D. N.
    Cases, M.
    Kuchta, D.
    Baks, C.
    Kwark, Y.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1668 - +
  • [2] Electrical/optical high speed scalability link implementation
    Kuchta, D
    Baks, C
    Kwark, Y
    Mintarno, E
    de Araujo, DN
    Cases, M
    Matoglu, E
    Pham, N
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2004, : 15 - 18
  • [3] A high-performance hybrid electrical-optical interconnection technology for high-speed electronic systems
    Griese, E
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2001, 24 (03): : 375 - 383
  • [4] High Speed MLSD Equalization for Serial Link
    Zhang, Yinhang
    Yang, Huiyuan
    2020 5TH INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION SYSTEMS (ICCCS 2020), 2020, : 599 - 603
  • [5] Learnings from Electrical and Functional Interoperability Validation of a PCIe Gen4 16Gbps High-Speed Serial Link in Server Platforms
    Wang, Xiaoqing
    Iyer, Sitaraman
    Lee, Eric
    Daffron, Christopher
    Nathal, Moises Puga
    Neill, Chad
    Puligundla, Sudeep
    17TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE, DCAS 2024, 2024,
  • [6] A high-speed clockless serial link transceiver
    Teifel, J
    Manohar, R
    NINTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2003, : 151 - 161
  • [7] Scalable Electrical-Optical Thermal Simulator for Multicores with Optical Interconnects
    Chen, Yu-Hsin
    Sun, Chen
    Stojanovic, Vladimir
    2013 IEEE OPTICAL INTERCONNECTS CONFERENCE, 2013, : 3 - 4
  • [8] Optical Feedback Control and Electrical-Optical Costimulation of Peripheral Nerves
    Kapur, Sahil K.
    Richner, Thomas J.
    Brodnick, Sarah K.
    Williams, Justin C.
    Poore, Samuel O.
    PLASTIC AND RECONSTRUCTIVE SURGERY, 2016, 138 (03) : 451E - 460E
  • [9] A new current-mode receiver for high-speed electrical/optical link
    Rao, P. Vijaya Sankara
    Mandal, Pradip
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2011, 65 (02) : 107 - 116
  • [10] Design of Active Connector for High Speed Serial Link Interconnection
    Bae, Bumhee
    Park, Junyong
    Kim, Joungho
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 163 - 165