共 50 条
- [32] An FPGA Implementation of a Time-to-Digital Converter with a Ring Oscillator and Buffers 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 392 - 393
- [33] High-precision Time-to-Digital Converter in a FPGA device 2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 283 - +
- [35] High-precision Time-to-Digital Converter in a FPGA device 2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 290 - +
- [36] FPGA implementation of a high-resolution time-to-digital converter 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
- [37] Using a Duplex Time-to-Digital Converter for Metastability Characterization of an FPGA 2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 141 - 146
- [38] The role of sub-interpolation for Delay-Line Time-to-Digital Converters in FPGA devices NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2019, 916 : 204 - 214
- [40] Fine resolution delay tuning method to improve the linearity of an unbalanced time-to-digital converter on a Xilinx FPGA Berrima, Safa (Safa.Berrima@polymtl.ca), 1600, Institution of Engineering and Technology (14): : 1243 - 1252