A new delay line loops shrinking time-to-digital converter in low-cost FPGA

被引:19
|
作者
Zhang, Jie [1 ,2 ]
Zhou, Dongming [1 ]
机构
[1] Chinese Acad Sci, Inst Geodesy & Geophys, State Key Lab Geodesy & Earths Dynam, Wuhan 430077, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
关键词
Field programmable gate array (FPGA); Time interval measurement; Delay line loops shrinking; Time-to-digital converter; Delay locked loop;
D O I
10.1016/j.nima.2014.10.040
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The article provides the design and Lest results of a new time-to-digital converter (TDC) based on delay line loops shrinking method and implemented in a low-cost field programmable gate array (FPGA) device. A technique that achieves high resolution with low cost and flexibility is presented. The technique is based on two delay line loops which are used to directly shrink the measured time interval in the designed TDC, and the resolution is dependent On the difference between the entire delay times of the two delay line loops. In order to realize high resolution and eliminate temperature influence, the two delay line loops consist of the same delay cells with the same number. A delay-locked loop (DLL) is used to stabilize the resolution against process variations and ambient conditions. Meanwhile, one method is used to accurately evaluate the resolution of the implemented TDC. The converter has been implemented in a general-propose FPGA device (Actel SmartFusion A2F200M3). A single shot resolution of the implemented converter is 63.3 ps and the measurement standard deviation is about 61.7 ps within the measurement range of 5 ns. (C) 2014 Elsevier B.V. All rights reserved.
引用
收藏
页码:10 / 16
页数:7
相关论文
共 50 条
  • [31] A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
    Dudek, P
    Szczepanski, S
    Hatfield, JV
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 240 - 247
  • [32] An FPGA Implementation of a Time-to-Digital Converter with a Ring Oscillator and Buffers
    Dinh Van Luan
    Nguyen Xuan Truong
    Lee, Hyuk-Jae
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 392 - 393
  • [33] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 283 - +
  • [34] Time-to-Digital Converter Based on FPGA With Multiple Channel Capability
    Torres, J.
    Aguilar, A.
    Garcia-Olcina, R.
    Martinez, P. A.
    Martos, J.
    Soret, J.
    Benlloch, J. M.
    Conde, P.
    Gonzalez, A. J.
    Sanchez, F.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 107 - 114
  • [35] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 290 - +
  • [36] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [37] Using a Duplex Time-to-Digital Converter for Metastability Characterization of an FPGA
    Huemer, Florian
    Polzer, Thomas
    Steininger, Andreas
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 141 - 146
  • [38] The role of sub-interpolation for Delay-Line Time-to-Digital Converters in FPGA devices
    Lusardi, Nicola
    Garzetti, Fabio
    Geraci, Angelo
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2019, 916 : 204 - 214
  • [39] Fine resolution delay tuning method to improve the linearity of an unbalanced time-to-digital converter on a Xilinx FPGA
    Berrima, Safa
    Blaquiere, Yves
    Savaria, Yvon
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1243 - 1252
  • [40] Fine resolution delay tuning method to improve the linearity of an unbalanced time-to-digital converter on a Xilinx FPGA
    Berrima, Safa
    Blaquière, Yves
    Savaria, Yvon
    Berrima, Safa (Safa.Berrima@polymtl.ca), 1600, Institution of Engineering and Technology (14): : 1243 - 1252