A quarter pel full search block motion estimation architecture for H.264/AVC

被引:5
|
作者
Rahman, CA [1 ]
Badawy, W [1 ]
机构
[1] Univ Calgary, Lab Integrated Video Syst, Calgary, AB T2N 1N4, Canada
关键词
D O I
10.1109/ICME.2005.1521448
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a novel quarter pel full search block motion estimation architecture for H.264/AVC encoder. The proposed architecture is capable of calculating all 41 motion vectors required by the various size blocks, supported by H.264/AVC, in parallel. The architecture has been prototyped in Verilog HDL, simulated and synthesized for Xilinx Virtex2 FPGA. The experimental result shows that the architecture is capable of processing CIF frame sequences in real time considering 5 reference frames within the search range of -3.75 to +4.00 at a clock speed of 120MHz. The maximum speed of the architecture is around 150MHz.
引用
收藏
页码:414 / 417
页数:4
相关论文
共 50 条
  • [31] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Yi-Hau Chen
    Tung-Chien Chen
    Shao-Yi Chien
    Yu-Wen Huang
    Liang-Gee Chen
    Journal of Signal Processing Systems, 2008, 53 : 335 - 347
  • [32] UMHexagonS algorithm based motion estimation architecture for H.264/AVC
    Rahman, CA
    Badawy, W
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 207 - 210
  • [33] New VLSI architecture for fractional motion estimation of H.264/AVC
    Zheng, Zhao-Qing
    Sang, Hong-Shi
    Lai, Xiao-Ling
    Shen, Xu-Bang
    Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (12): : 2101 - 2108
  • [34] Adaptive search range motion estimation algorithm for H.264/AVC
    Song, Tian
    Ogata, Kazuhiro
    Saito, Kosuke
    Shimatnoto, Takashi
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3956 - +
  • [35] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Chen, Yi-Hau
    Chen, Tung-Chien
    Chien, Shao-Yi
    Huang, Yu-Wen
    Chen, Liang-Gee
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (03): : 335 - 347
  • [36] Reduced uneven multi-hexagon-grid search for fast integer pel motion estimation in H.264/AVC
    Kim, Cheong-Ghil
    Lee, In-Jik
    Kim, Shin-Dug
    IMAGE ANALYSIS AND RECOGNITION, PROCEEDINGS, 2007, 4633 : 708 - 714
  • [37] A fast fractional pel motion estimation algorithm for H.264/MPEG-4 AVC
    Wang, Yu-Jen
    Cheng, Chao-Chung
    Chang, Tian-Sheuan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3974 - +
  • [38] Scalable high-throughput architecture for H.264/AVC variable block size motion estimation
    Warrington, Stephen
    Chan, Wai-Yip
    Sudharsanan, Subramania
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3830 - +
  • [39] VLSI architecture designs for effective H.264/AVC variable block-size motion estimation
    Tsai, An-Chao
    Lee, Kuan-I
    Wang, Jhing-Fa
    Yang, Jar-Ferr
    2008 INTERNATIONAL CONFERENCE ON AUDIO, LANGUAGE AND IMAGE PROCESSING, VOLS 1 AND 2, PROCEEDINGS, 2008, : 413 - 417
  • [40] Hardware implementation and validation of the fast variable block size motion estimation architecture for H.264/AVC
    Ben Atitallah, A.
    Arous, S.
    Loukil, H.
    Masmoudi, N.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (08) : 701 - 710