A Cost Effective Test Screening Method on 40-nm 4-Mb Embedded SRAM for Low-power MCU

被引:0
|
作者
Yokoyama, Yoshisato [1 ]
Ishii, Yuichiro [2 ]
Inada, Toshihiro [1 ]
Tanaka, Koji [1 ]
Tanaka, Miki [1 ]
Tsujihashi, Yoshiki [1 ]
Nii, Koji [2 ]
机构
[1] Renesas Design Syst Corp, Tokyo, Japan
[2] Renesas Elect Corp, Tokyo, Japan
关键词
SRAM; MCU; 40; nm; 6T; memory; screening; -40 degrees C; testability; test cost; Vmin;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An embedded single-port SRAM with cost effective test screening circuitry is demonstrated for low-power micro controller units (MCUs). The probing test step at low-temperature (LT) of -40 degrees C is eliminated by imitating pseudo LT conditions in the final test step where a sample is measured at room temperature (RT). Monte Carlo simulation is carried out with consideration of global and local Vt variations as well as contact soft open failure (high resistance), confirming good Vmin correlation between LT and pseudo LT conditions. Test chips with a 4-Mbit SRAM macro are designed and fabricated using 40-nm low-power CMOS technology. Measurement results show that the proposed test method can reproduce LT conditions and screen out low temperature failures with less overkill.
引用
收藏
页码:17 / 20
页数:4
相关论文
共 44 条
  • [31] Design and Implementation of a Low-Power JESD204B Transmitter with Wideband Fractional-N Ring PLL in 40-Nm CMOS Process
    Chen, Hao
    Deng, Jun
    Liao, Peng Fei
    Zhao, Shan Shan
    Wang, Qiushi
    Tang, Fang
    PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS, AND SYSTEMS, ICCCAS 2023, 2024, 1193 : 199 - 210
  • [32] A Low-Power Hybrid-Precision Neuromorphic Processor With INT8 Inference and INT16 Online Learning in 40-nm CMOS
    Liu, Congyang
    Yang, Ziyi
    Zhang, Xin
    Zhu, Zikai
    Chu, Haoming
    Huan, Yuxiang
    Zheng, Li-Rong
    Zou, Zhuo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (10) : 4028 - 4039
  • [33] 45nm Low-Power Embedded Pseudo-SRAM with ECC-Based Auto-Adjusted Self-Refresh Scheme
    Pyo, Suk-Soo
    Lee, Cheol-Ha
    Kim, Gyun-Hong
    Choi, Kyu-Myung
    Jun, Young-Hyun
    Kong, Bai-Sun
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2517 - +
  • [34] A 14-GHz-Band Harmonic Tuned Low-Power Low-Phase-Noise VCO IC with a Novel Bias Feedback Circuit in 40-nm CMOS SOI
    Fang, Mengchu
    Yoshimasu, Toshihiko
    2022 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2022, : 167 - 170
  • [35] TinyML-On-The-Fly: Real-Time Low-Power and Low-Cost MCU-Embedded On-Device Computer Vision for Aerial Image Classification
    Samanta, Riya
    Saha, Bidyut
    Ghosh, Soumya K.
    2024 IEEE SPACE, AEROSPACE AND DEFENCE CONFERENCE, SPACE 2024, 2024, : 194 - 198
  • [36] A 4 x 25 Gb/s Optical Transmitter Using Low-Cost 10 Gb/s VCSELs in 40-nm CMOS
    Hu, Shang
    Bai, Rui
    Wang, Xin
    Peng, Yi
    Wang, Juncheng
    Xia, Tao
    Ma, Jianxu
    Wang, Lei
    Zhang, Yuanxi
    Chen, Xuefeng
    Qi, Nan
    Chiang, Patrick Yin
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2019, 31 (12) : 967 - 970
  • [37] A 27-Gb/s, 0.41-mW/Gb/s 1-Tap Predictive Decision Feedback Equalizer in 40-nm Low-Power CMOS
    Kaviani, Kambiz
    Hossain, Masum
    Nazari, Meisam Honarvar
    Heaton, Fred
    Ren, Jihong
    Zerbe, Jared
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [38] Low-power design approach of 11FO4 256-Kbyte embedded Sram for the synergistic processor element of a cell processor
    Asano, T
    Silberman, J
    Dhong, SH
    Takahashi, O
    White, M
    Cottier, S
    Nakazato, T
    Kawasumi, A
    Yoshihara, H
    IEEE MICRO, 2005, 25 (05) : 30 - 38
  • [39] A 81nW Error Amplifier Design for Ultra Low Leakage Retention Mode Operation of 4Mb SRAM Array in 40nm LSTP Technology
    Mamgain, Ankush
    Grover, Anuj
    2018 31ST IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2018, : 203 - 208
  • [40] A Low-Area Low-Power Column-parallel Digital Decimation Filter Using 1-Bit Pre-BWI Topology for CMOS Image Sensor in 40-nm CMOS Process
    Peng Yin
    Zhongjie Wang
    Yingjun Xia
    Xiaoping Zeng
    Fang Tang
    Circuits, Systems, and Signal Processing, 2022, 41 : 2681 - 2698