A Cost Effective Test Screening Method on 40-nm 4-Mb Embedded SRAM for Low-power MCU

被引:0
|
作者
Yokoyama, Yoshisato [1 ]
Ishii, Yuichiro [2 ]
Inada, Toshihiro [1 ]
Tanaka, Koji [1 ]
Tanaka, Miki [1 ]
Tsujihashi, Yoshiki [1 ]
Nii, Koji [2 ]
机构
[1] Renesas Design Syst Corp, Tokyo, Japan
[2] Renesas Elect Corp, Tokyo, Japan
关键词
SRAM; MCU; 40; nm; 6T; memory; screening; -40 degrees C; testability; test cost; Vmin;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An embedded single-port SRAM with cost effective test screening circuitry is demonstrated for low-power micro controller units (MCUs). The probing test step at low-temperature (LT) of -40 degrees C is eliminated by imitating pseudo LT conditions in the final test step where a sample is measured at room temperature (RT). Monte Carlo simulation is carried out with consideration of global and local Vt variations as well as contact soft open failure (high resistance), confirming good Vmin correlation between LT and pseudo LT conditions. Test chips with a 4-Mbit SRAM macro are designed and fabricated using 40-nm low-power CMOS technology. Measurement results show that the proposed test method can reproduce LT conditions and screen out low temperature failures with less overkill.
引用
收藏
页码:17 / 20
页数:4
相关论文
共 44 条
  • [1] Cost-Effective Test Screening Method on 40-nm Embedded SRAMs for Low-Power MCUs
    Yokoyama, Yoshisato
    Ishii, Yuichiro
    Nii, Koji
    Kobayashi, Kazutoshi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1495 - 1499
  • [2] A Cost Effective Test Screening Circuit for embedded SRAM with Resume Standby on 110-nm SoC/MCU
    Yokoyama, Yoshisato
    Goto, Kenji
    Miura, Tomohiro
    Ouchi, Yukari
    Nakamura, Daisuke
    Ishikawa, Jiro
    Nagata, Shunya
    Tsujihashi, Yoshiki
    Ishii, Yuichiro
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 17 - 20
  • [3] A Low-Power Microcontroller in a 40-nm CMOS Using Charge Recycling
    Blutman, Kristof
    Kapoor, Ajay
    Majumdar, Arjun
    Martinez, Jacinto Garcia
    Echeverri, Juan
    Sevat, Leo
    van der Wel, Arnoud P.
    Fatemi, Hamed
    Makinwa, Kofi A. A.
    de Gyvez, Jose Pineda
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 950 - 960
  • [4] A 40-nm Low-power SRAM with Multi-stage Replica-bitline Technique for Reducing Timing Variation
    Komatsu, Shigenobu
    Yamaoka, Masanao
    Morimoto, Masao
    Maeda, Noriaki
    Shimazaki, Yasuhisa
    Osada, Kenichi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 701 - +
  • [5] A 40-nm low-power WiFi SoC with clock gating and power management strategy
    Su, Han
    Liu, Jianbin
    Jiang, Yanfeng
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (09) : 1633 - 1651
  • [6] Near-Threshold SRAM Design on 40-nm CMOS Technology for Low Power Design
    Yang, Hao
    Ye, Zuochang
    Wang, Yan
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [7] A 14 nm FinFET 128 Mb SRAM With VMIN Enhancement Techniques for Low-Power Applications
    Song, Taejoong
    Rim, Woojin
    Jung, Jonghoon
    Yang, Giyong
    Park, Jaeho
    Park, Sunghyun
    Kim, Yongho
    Baek, Kang-Hyun
    Baek, Sanghoon
    Oh, Sang-Kyu
    Jung, Jinsuk
    Kim, Sungbong
    Kim, Gyuhong
    Kim, Jintae
    Lee, Youngkeun
    Sim, Sang-Pil
    Yoon, Jong Shik
    Choi, Kyu-Myung
    Won, Hyosig
    Park, Jaehong
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (01) : 158 - 169
  • [8] A Low-Power 340-GHz Receiver in 40-nm CMOS for THz Imaging Applications
    Chiu, Te-Yen
    Li, Chun-Hsing
    2021 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2021,
  • [9] A 40-nm 0.5-V 12.9-pJ/Access 8T SRAM Using Low-Power Disturb Mitigation Technique
    Yoshimoto, S.
    Terada, M.
    Okumura, S.
    Suzuki, T.
    Miyano, S.
    Kawaguchi, H.
    Yoshimoto, M.
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 77 - 78
  • [10] A low-power convolutional neural network implemented in 40-nm CMOS technology for bearing fault diagnosis
    Liang, Yu-Pei
    Chang, Hui-Hsuan
    Chung, Ching-Che
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,