Design of Efficient Ternary Operators for Scrambling in CNTFET Technology

被引:3
|
作者
Kumre, Laxmi [1 ]
Sharma, Trapti [1 ]
机构
[1] Maulana Azad Natl Inst Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
Multi-valued design; Ternary logic; Scrambling operators; Crypto-algorithms; Carbon nanotube field effect transistor (CNFET); Nanotechnology; TRANSISTORS INCLUDING NONIDEALITIES; FIELD-EFFECT TRANSISTOR; COMPACT SPICE MODEL; LOGIC;
D O I
10.1007/s13369-020-04677-2
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Digital computation using ternary logic allows compact and energy-efficient digital design due to the reduction in circuit interconnects and chip area. CNFET unique characteristic of scalable threshold voltage value by utilizing the CNTs of different chirality vectors makes it a suitable option to realize ternary logic designs. This work presents hardware-efficient and low-power ternary operators exclusively used for scrambling applications in crypto-algorithms. The proffered designs are based on multiplexing the output digits among various unary cycle operators as the input trits. Extensive HSPICE simulations are conducted using standard 32-nm CNFET Stanford model to calculate the performance parameters of the proposed circuits. The presented designs show a significant improvement in terms of average power consumption, component count and energy consumption as compared to earlier counterparts. Results for various proposed scrambling operators Sop3, Sop4 and Sop5 show about an average reduction in energy consumption of 80% as compared to previously presented scrambling operators. Moreover, the Monte Carlo simulation results reveal that the proposed designs are robust against the mismatches in the diameter of CNTs.
引用
收藏
页码:6729 / 6740
页数:12
相关论文
共 50 条
  • [21] An Efficient, Variation Tolerant CNTFET Ternary Content Addressable Memory a PVT Variation Resilient Design
    Subramanyam, M. V.
    Rao, Y. Mallikarjuna
    Basha, Shaik Javid
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2024, 25 (06) : 811 - 818
  • [22] CNTFET-Based Design of Ternary Arithmetic Modules
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (10) : 4640 - 4666
  • [23] CNTFET-based ternary address decoder design
    Mohammed, Rawan
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (10) : 3682 - 3691
  • [24] CNTFET-Based Design of Ternary Arithmetic Modules
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2019, 38 : 4640 - 4666
  • [25] Power efficient designs of CNTFET-based ternary SRAM
    Gadgil, Sharvani
    Sandesh, Goli Naga
    Vudadha, Chetan
    MICROELECTRONICS JOURNAL, 2023, 139
  • [26] Design and Evaluation of an Efficient Schmitt Trigger-Based Hardened Latch in CNTFET Technology
    Moghaddam, Majid
    Moaiyeri, Mohammad Hossein
    Eshghi, Mohammad
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (01) : 267 - 277
  • [27] Design of CNTFET-Based Ternary Control Unit and Memory for a Ternary Processor
    Karthikeyan, S.
    Reddy, Chandra Karan M.
    Monica, Reena P.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [28] CNTFET design of a multiple-port ternary register file
    Mohammaden, Amr
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    MICROELECTRONICS JOURNAL, 2021, 113
  • [29] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Anisha Paul
    Buddhadev Pradhan
    Circuits, Systems, and Signal Processing, 2023, 42 : 5634 - 5662
  • [30] A Novel CNTFET-Based Ternary Logic Gate Design
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 435 - 438