Using Error Modes Aware LDPC to Improve Decoding Performance of 3-D TLC NAND Flash

被引:30
|
作者
Wu, Fei [1 ]
Zhang, Meng [1 ]
Du, Yajuan [2 ]
Liu, Weihua [1 ]
Lu, Zuo [1 ]
Wan, Jiguang [1 ]
Tan, Zhihu [1 ]
Xie, Changsheng [1 ]
机构
[1] Huazhong Univ Sci & Technol, Wuhan Natl Lab Optoelect, Wuhan 430074, Peoples R China
[2] Wuhan Univ Technol, Sch Comp Sci & Technol, Wuhan 430070, Peoples R China
基金
中国国家自然科学基金;
关键词
3-D triple-level cell (3-D TLC) NAND flash; error modes; low-density parity-check (LDPC) codes;
D O I
10.1109/TCAD.2019.2897706
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3-D triple-level cell (3-D TLC) NAND flash has high storage density and capacity, but degrading data reliability due to high raw bit error rates induced by a certain number of program/erase cycles. To guarantee data reliability, low-density parity-check (LDPC) codes are selected as the error correction codes in modern flash memories because of strong error correction capability. However, directly adopting LDPC codes induces high decoding latency due to iterative updating of log-likelihood ratio (LLR) information in the decoding process. Increasing LLR information accuracy can greatly improve decoding performance. In this paper, we propose EMAL: using error modes aware LDPC codes for further enhancing the decoding performance of 3-D TLC NAND flash. We first obtain 3-D TLC error modes based on an FPGA testing platform, and then exploit the error modes to optimize LLR information and enable the decoding to converge at a high speed. The simulation results show that the decoding performance is significantly improved, resulting in reduced bit error rates and decoding latency.
引用
收藏
页码:909 / 921
页数:13
相关论文
共 50 条
  • [21] Space Program Scheme for 3-D NAND Flash Memory Specialized for the TLC Design
    Kang, Ho-Jung
    Choi, Nagyong
    Lee, Dong Hwan
    Lee, Tackhwi
    Chung, Sungyong
    Bae, Jong-Ho
    Park, Byung-Gook
    Lee, Jong-Ho
    2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 201 - 202
  • [22] Characterizing and Optimizing LDPC Performance on 3D NAND Flash Memories
    Li, Qiao
    Chen, Yu
    Wu, Guanyu
    Du, Yajuan
    Ye, Min
    Gan, Xinbiao
    Zhang, Jie
    Shen, Zhirong
    Shu, Jiwu
    Xue, Chun
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2024, 21 (03)
  • [23] LIAD: A Method for Extending the Effective Time of 3-D TLC NAND Flash Hard Decision
    Yu, Xiaolei
    He, Jing
    Li, Qianhui
    Zhang, Bo
    Wang, Xianliang
    Yang, Liu
    Ye, Tianchun
    Wang, Qi
    Huo, Zongliang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (05) : 1705 - 1717
  • [24] EBDN: Entropy-Based Double Nonuniform Sensing Algorithm for LDPC Decoding in TLC nand Flash Memory
    Wang, Yongchao
    Wei, Debao
    Liu, Ming
    Feng, Hua
    Qiao, Liyan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (06) : 1914 - 1918
  • [25] RBER-Aware Lifetime Prediction Scheme for 3D-TLC NAND Flash Memory
    Ma, Ruixiang
    Wu, Fei
    Zhang, Meng
    Lu, Zhonghai
    Wan, Jiguang
    Xie, Changsheng
    IEEE ACCESS, 2019, 7 : 44696 - 44708
  • [26] Random Flip Bit Aware Reading for Improving High-Density 3-D NAND Flash Performance
    Feng, Hua
    Wei, Debao
    Gu, Shipeng
    Piao, Zhelong
    Wang, Yongchao
    Qiao, Liyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (05) : 2372 - 2383
  • [27] Variability-Aware Machine Learning Strategy for 3-D NAND Flash Memories
    Ko, Kyul
    Lee, Jang Kyu
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1575 - 1580
  • [28] ALCod: Adaptive LDPC Coding for 3-D NAND Flash Memory Using Inter-Layer RBER Variation
    Zhang, Meng
    Zhang, Xiaoyi
    Wu, Fei
    Tao, Kai
    Zhu, Feng
    Li, Shu
    Zhao, Yahui
    Xie, Changsheng
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2023, 69 (04) : 1068 - 1081
  • [29] Characterization of TLC 3D-NAND Flash Endurance through Machine Learning for LDPC Code Rate Optimization
    Zambelli, Cristian
    Cancelliere, Giuseppe
    Riguzzi, Fabrizio
    Lamma, Evelina
    Olivo, Piero
    Marelli, Alessia
    Micheloni, Rino
    2017 IEEE 9TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2017, : 44 - 47
  • [30] Reduce Refresh Operations on 3-D TLC nand Flash System via Wordline (WL) Interference
    Yang, Liu
    Wang, Qi
    Li, Qianhui
    Yu, Xiaolei
    Huo, Zongliang
    IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (04) : 179 - 182