A high-frequency CMOS multi-modulus divider for PLL frequency synthesizers

被引:1
|
作者
Yang, Ching-Yuan [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 402, Taiwan
关键词
frequency synthesizers; high-speed dynamic circuits; logic flip-flops; multi-modulus dividers; phase-locked loops;
D O I
10.1007/s10470-008-9159-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A high-frequency divide-by-256-271 programmable divider is presented with the improved timing of the multi-modulus divider structure and the high-speed embedded flip-flops. The D flip-flop and logic flip-flop are proposed by using a fast pipeline technique, which contains single-phase, edge-triggered, ratioed, and high-speed technologies. The circuits achieve high-speed by reducing the capacitive load and sharing the delay between the combination logic blocks and the storage elements. By the way, it is suitable for realizing high-speed synchronous counters. The programmable divider using proposed flip-flops is measured in 0.25-mu m CMOS technology with the operating clock frequency reaching as high as 4.7 GHz under the supply voltage of 3V.
引用
收藏
页码:155 / 162
页数:8
相关论文
共 50 条
  • [21] PLL frequency synthesizer with multi-programmable divider
    Sumi, Y
    Syoubu, K
    Obote, S
    Fukui, Y
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C425 - C428
  • [22] High-frequency BiCMOS process and its application to frequency synthesizers
    Takei, Nobuyuki
    Onozawa, Kazunori
    Hitachi Review, 1993, 42 (03): : 125 - 128
  • [23] Hybrid PLL/DDS frequency synthesizers
    Babkovsky, A
    Seleznyov, N
    11TH INTERNATIONAL CONFERENCE MICROWAVE & TELECOMMUNICATION TECHNOLOGY, CONFERENCE PROCEEDINGS, 2001, : 112 - 114
  • [24] Digital Spur Calibration of Multi-Modulus Fractional Frequency LO Divider Utilizing Most Correlated Comparison Algorithm
    Jin, Jing
    Pan, Bukun
    Liu, Xiaoming
    Zhou, Jianjun
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 742 - 745
  • [25] A 1.78-3.05 GHz fractional-N frequency synthesizer with power reduced multi-modulus divider
    Huang, Fuqing
    Wu, Jianhui
    Ji, Xincun
    Wang, Zixuan
    Zhang, Meng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (01) : 97 - 109
  • [26] Glitch-Free Multi-Modulus Frequency Divider for Quantization Noise Suppression in Fractional-N PLLs
    Liu, Xiaoming
    Jin, Jing
    Li, Xi
    Zhou, Jianjun
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 478 - 481
  • [27] CMOS HIGH-SPEED DUAL-MODULUS FREQUENCY-DIVIDER FOR RF FREQUENCY-SYNTHESIS
    FOROUDI, N
    KWASNIEWSKI, TA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) : 93 - 100
  • [28] An RF Instantaneous-Hop Frequency Synthesizer based on a Zero-Initial-Phase-Error Multi-Modulus Divider
    Chuang, Tsung-Hao
    Krishnaswamy, Harish
    2014 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2014, : 433 - 436
  • [29] Synthesis-Based Methodology for High-Speed Multi-Modulus Divider
    Martev, Dimo
    Hampel, Sven
    Schlichtmann, Ulf
    2016 13TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2016,
  • [30] Design loop filters for PLL frequency synthesizers
    Holladay, K
    Burman, D
    MICROWAVES & RF, 1999, 38 (09) : 98 - +