A high-frequency CMOS multi-modulus divider for PLL frequency synthesizers

被引:1
|
作者
Yang, Ching-Yuan [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 402, Taiwan
关键词
frequency synthesizers; high-speed dynamic circuits; logic flip-flops; multi-modulus dividers; phase-locked loops;
D O I
10.1007/s10470-008-9159-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A high-frequency divide-by-256-271 programmable divider is presented with the improved timing of the multi-modulus divider structure and the high-speed embedded flip-flops. The D flip-flop and logic flip-flop are proposed by using a fast pipeline technique, which contains single-phase, edge-triggered, ratioed, and high-speed technologies. The circuits achieve high-speed by reducing the capacitive load and sharing the delay between the combination logic blocks and the storage elements. By the way, it is suitable for realizing high-speed synchronous counters. The programmable divider using proposed flip-flops is measured in 0.25-mu m CMOS technology with the operating clock frequency reaching as high as 4.7 GHz under the supply voltage of 3V.
引用
收藏
页码:155 / 162
页数:8
相关论文
共 50 条
  • [1] A high-frequency CMOS multi-modulus divider for PLL frequency synthesizers
    Ching-Yuan Yang
    Analog Integrated Circuits and Signal Processing, 2008, 55 : 155 - 162
  • [2] An Adaptive Multi-modulus Frequency Divider
    Yuan Hengzhou
    Ma Zhuo
    Guo Yang
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [3] A low-power CMOS multi-modulus dynamic frequency divider
    Sharaf, Khaled M.
    PROCEEDINGS OF THE 25TH NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2008, 2008,
  • [4] High-speed RF multi-modulus prescaler architecture for Σ-Δ fractional-N PLL frequency synthesizers
    Wafa, A
    Ahmed, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 241 - 244
  • [5] A 7-12 GHz Multi-Modulus Frequency Divider
    Tsai, Jeng-Han
    Chung, Yi-Wei
    Shih, Hung-Da
    Chou, Jian-Ping
    2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 1232 - 1234
  • [6] Low power design of multi-modulus programmable frequency divider
    Wang, S. Y.
    Wu, X. L.
    Wu, J. H.
    Zhang, M.
    ELECTRONICS LETTERS, 2009, 45 (20) : 1017 - 1018
  • [7] A CMOS High Speed Multi-Modulus Divider With Retiming for Jitter Suppression
    Gu, Qun Jane
    Gao, Zhuo
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2013, 23 (10) : 554 - 556
  • [8] An mmWave Frequency Range Multi-Modulus Programmable Divider for FMCW Radar Applications
    Mantha, Sresthavadhani
    Edakkadan, Adithya Sunil
    Sahni, Arpit
    Srivastava, Abhishek
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 407 - 412
  • [9] Programmable Frequency-Divider for Millimeter-Wave PLL Frequency Synthesizers
    Barale, Francesco
    Sen, Padmanava
    Sarkar, Saikat
    Pinel, Stephane
    Laskar, Joy
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 353 - 356
  • [10] A generic multi-modulus divider architecture for fractional-N frequency synthesisers
    Wang, Hongyu
    Brennan, Paul
    Jiang, Dai
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 261 - 265