共 34 条
- [31] Low cost adjacent double error correcting code with complete elimination of miscorrection within a dispersion window for Multiple Bit Upset tolerant memory IEEE/IFIP International Conference on VLSI and System-on-Chip, VLSI-SoC, 2015, 07-10-October-2012 : 287 - 290
- [32] Low Cost Adjacent Double Error Correcting Code with Complete Elimination of Miscorrection within a Dispersion Window for Multiple Bit Upset Tolerant Memory 2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 287 - 290
- [33] Protection of On-chip Memory Systems against Multiple Cell Upsets Using Double-adjacent Error Correction Codes IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (03): : 267 - 274
- [34] Local bit line 8T SRAM based in-memory computing architecture for energy-efficient linear error correction codec implementation MICROELECTRONICS JOURNAL, 2023, 137