Analytical approach to massively parallel architectures for nanotechnologies

被引:0
|
作者
Jäger, B [1 ]
Niemann, JC [1 ]
Rückert, U [1 ]
机构
[1] Univ Gesamthsch Paderborn, Heinz Nixdorf Inst Syst & Circuit Technol, Paderborn, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the emerging field of single-chip multiprocessors (CMP) analytical models of performance and power consumption are necessary for design space exploration and the analysis of existing architectures. In the light of ever decreasing structure sizes in microchips the scalability of proposed CMPs is of great interest to the developers. Looking even further into the future at the possibilities offered by, e. g., nanotechnology, a set of such models may help to identify promising architectures and possible bottlenecks even before the enabling technologies exist. In this paper we present our current work in this area in the form of two models. The first and very basic model is based on Amdahl's law and gives a first promising outlook on chip multiprocessing. Based on the more complex BSP model our second model takes the on-chip communication into account and thus allows a much more detailed look at the architecture. In both cases, basic laws of circuit technology have been combined with the underlying models that now take the effects of device scaling into account. Later we will also present the GigaNetIC (1) architecture, a CMP developed by our research group. It will then be analyzed by applying the BSP-based model.
引用
收藏
页码:268 / 275
页数:8
相关论文
共 50 条
  • [21] DATA-STRUCTURES FOR NETWORK ALGORITHMS ON MASSIVELY PARALLEL ARCHITECTURES
    NIELSEN, SS
    ZENIOS, SA
    PARALLEL COMPUTING, 1992, 18 (09) : 1033 - 1052
  • [22] A massively parallel adaptive fast multipole method on heterogeneous architectures
    Institute for Scientific Computing Research, Lawrence Livermore National Laboratory, Livermore, CA, United States
    不详
    不详
    不详
    不详
    不详
    Commun ACM, 5 (101-109):
  • [23] A Massively Parallel Adaptive Fast Multipole Method on Heterogeneous Architectures
    Lashuk, Ilya
    Chandramowlishwaran, Aparna
    Langston, Harper
    Tuan-Anh Nguyen
    Sampath, Rahul
    Shringarpure, Aashay
    Vuduc, Richard
    Ying, Lexing
    Zorin, Denis
    Biros, George
    COMMUNICATIONS OF THE ACM, 2012, 55 (05) : 101 - 109
  • [24] Operating system support for massively parallel computer architectures: an introduction
    1600, John Wiley & Sons Inc, New York, NY, USA (03):
  • [25] Solving the Bethe-Salpeter equation on massively parallel architectures
    Zhang, Xiao
    Achilles, Sebastian
    Winkelmann, Jan
    Haas, Roland
    Schleife, Andre
    Di Napoli, Edoardo
    COMPUTER PHYSICS COMMUNICATIONS, 2021, 267
  • [26] Massively Parallel EEG Algorithms for Pre-exascale Architectures
    Wang, Zeyu
    Juhasz, Zoltan
    EURO-PAR 2023: PARALLEL PROCESSING WORKSHOPS, PT II, EURO-PAR 2023, 2024, 14352 : 290 - 295
  • [27] Fast Direct Solver for Integral Equations on Massively Parallel Architectures
    Augonnet, C.
    Pujols, A.
    Sesques, M.
    2015 USNC-URSI RADIO SCIENCE MEETING (JOINT WITH AP-S SYMPOSIUM) PROCEEDINGS, 2015, : 149 - 149
  • [28] N-BODY SIMULATIONS ON MASSIVELY-PARALLEL ARCHITECTURES
    STILLER, L
    DAEMEN, LL
    GUBERNATIS, JE
    JOURNAL OF COMPUTATIONAL PHYSICS, 1994, 115 (02) : 550 - 552
  • [29] Accelerating Constrained Sparse Tensor Factorization on Massively Parallel Architectures
    Soh, Yongseok
    Sao, Piyush
    Kannan, Ramakrishnan
    Choi, Jee
    53RD INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, ICPP 2024, 2024, : 107 - 116
  • [30] Parallel sphere detector algorithm providing optimal MIMO detection on massively parallel architectures
    Jozsa, Csaba M.
    Kolumban, Geza
    Vidal, Antonio M.
    Martinez-Zaldivar, Francisco J.
    Gonzalez, Alberto
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2015, 27 (17): : 4993 - 5018