An efficient hardware architecture of intra prediction and TQ/IQIT module for H.264 encoder

被引:36
|
作者
Suh, K [1 ]
Park, S
Cho, HJ
机构
[1] Woosong Univ, Dept Elect Engn, Taejon, South Korea
[2] ETRI, Basic Res Lab, Taejon, South Korea
关键词
intra prediction; integer transform; quantization; inverse integer transform; inverse quantization; H.264;
D O I
10.4218/etrij.05.0905.0032
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a novel hardware architecture for an intra-prediction, integer transform, quantization, inverse integer transform, inverse quantization, and mode decision module for the macroblock engine of a new video coding standard, H.264. To reduce the cycle of intra. prediction, transform/quantization, and inverse quantization/inverse transform of H.264, a reduction method for cycle overhead in the case of I16MB mode is proposed. This method can process one macroblock for 927 cycles for all cases of macroblock type by processing 4x4 Hadamard transform and quantization during 16x16 prediction. This module was designed using Verilog Hardware Description Language (HDL) and operates with a 54 MHz clock using the Hynix 0.35 mu m TLM (triple layer metal) library.
引用
收藏
页码:511 / 524
页数:14
相关论文
共 50 条
  • [21] Intra Prediction Hardware Module For High-Profile H.264/AVC Decoder
    Roszkowski, Mikolaj
    Pastuszak, Grzegorz
    10TH IFAC WORKSHOP ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2010), 2010, : 60 - 65
  • [22] An efficient hardware design for HDTV H.264/AVC encoder
    Liang Wei
    Dan-dan Ding
    Juan Du
    Bin-bin Yu
    Lu Yu
    Journal of Zhejiang University SCIENCE C, 2011, 12 : 499 - 506
  • [23] An Efficient Hardware Architecture for Inter-Prediction in H.264/AVC Encoders
    Nam-Khanh Dang
    Xuan-Tu Tran
    Merirot, Alain
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 294 - 297
  • [24] Hardware Integrated Quantization Solution for Improvement of Computational H.264 Encoder Module
    Husemann, Ronaldo
    Majolo, Mariano
    Guimaraes, Victor
    Susin, Altamiro
    Roesler, Valter
    Lima, Jose Valdeni
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 316 - 321
  • [25] High Profile Intra Prediction Architecture for H.264
    He, Xun
    Zhou, Dajiang
    Zhou, Jinjia
    Goto, Satoshi
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 57 - +
  • [26] A Cache Hardware design for H.264 encoder
    Zuo, Shikai
    Wang, Mingjiang
    Xiao, Liyi
    PROCEEDINGS OF THE 2012 SECOND INTERNATIONAL CONFERENCE ON INSTRUMENTATION & MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2012), 2012, : 922 - 925
  • [27] Computing process optimized hardware for H.264 intra prediction
    Ma, Tao
    Chen, Jie
    Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2009, 38 (01): : 67 - 70
  • [28] Optimized Solution to Accelerate in Hardware an Intra H.264/SVC Video Encoder
    Husemann, Ronaldo
    Susin, Altamiro Amadeu
    Roesler, Valter
    IEEE MICRO, 2018, 38 (06) : 8 - 17
  • [29] Highly Efficient Transforms Module Solution for a H.264/SVC Encoder
    Husemann, Ronaldo
    Majolo, Mariano
    Susin, Altamiro
    Roesler, Valter
    de Lima, Jose Valdeni
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 86 - 91
  • [30] Fast mode decision for intra prediction in H.264/AVC encoder
    La, Byeongdu
    Eom, Minyoung
    Choe, Yoonsik
    2007 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-7, 2007, : 2573 - 2576