An Efficient Radix-4 Scalable Architecture for Montgomery Modular Multiplication

被引:6
|
作者
Kuang, Shiann-Rong [1 ]
Liang, Chih-Yuan [1 ]
Chen, Chun-Chi [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 804, Taiwan
关键词
Montgomery modular multiplication; public-key cryptosystem; scalable architecture;
D O I
10.1109/TCSII.2016.2530801
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To achieve low latency, existing radix-4 scalable architectures for word-based Montgomery modular multiplication usually suffer from high design and hardware complexities. This brief presents a simple compression scheme and circuit to remove the data dependence in the accumulation process and accomplish one-cycle latency without quotient pipeline. The complex computation and encoding of quotient digits are thus avoided, leading to up to 10.6% and 17.7% reductions in area and power than previous work while maintaining very high performance. Consequently, the proposed radix-4 scalable architecture appears to be very suited for low-complexity and low-power cryptographic applications.
引用
收藏
页码:568 / 572
页数:5
相关论文
共 50 条
  • [31] Secure Systolic Architecture for Montgomery Modular Multiplication Algorithm
    Yang, Qi
    Hu, Xiaoting
    Qin, Zhongping
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [32] Fast Montgomery modular multiplication by pipelined CSA architecture
    Manochehri, K
    Pourmozafari, S
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 144 - 147
  • [33] A Prediction-Based Scalable Design for Montgomery Modular Multiplication
    Chen, De-Sheng
    Li, Huan-Teng
    Wang, Yi-Wen
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ELECTRIC AND ELECTRONICS, 2013, : 46 - 50
  • [34] Efficient High-Radix GF(p) Montgomery Modular Multiplication Via Deep Use Of Multipliers
    Wu, Ruoyu
    Xu, Ming
    Yang, Yingqing
    Tian, Guanzhong
    Yu, Ping
    Zhao, Yangfan
    Lian
    Ma, Longhua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (12) : 5099 - 5103
  • [35] Energy-efficient Architecture for Word-based Montgomery Modular Multiplication Algorithm
    Ye, Jheng-Hao
    Hung, Tsung-Wei
    Shieh, Ming-Der
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [36] Energy-efficient Architecture for Word-based Montgomery Modular Multiplication Algorithm
    Ye, Jheng-Hao
    Hung, Tsung-Wei
    Shieh, Ming-Der
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [37] Scalable unified dual-radix architecture for Montgomery multiplication in GF(P) and GF(2n)
    Tanimura, Kazuyuki
    Nara, Ryuta
    Kohara, Shunitsu
    Shimizu, Kazunori
    Shi, Youhua
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 667 - 672
  • [38] VLSI architecture for parallel radix-4 CORDIC
    Lakshmi, B.
    Dhar, A. S.
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (01) : 79 - 86
  • [39] Scalable Montgomery Modular Multiplication Architecture with Low-Latency and Low-Memory Bandwidth Requirement
    Lin, Wen-Ching
    Ye, Jheng-Hao
    Shieh, Ming-Der
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (02) : 475 - 483
  • [40] An efficient signed digit montgomery modular multiplication algorithm
    Zhao, Shilei
    Huang, Hai
    Liu, Zhiwei
    Yu, Bin
    Yu, Bo
    MICROELECTRONICS JOURNAL, 2021, 114